2009-11-03 09:23:50 +00:00
|
|
|
/*
|
|
|
|
* linux/drivers/video/omap2/dss/dss.h
|
|
|
|
*
|
|
|
|
* Copyright (C) 2009 Nokia Corporation
|
|
|
|
* Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
|
|
|
|
*
|
|
|
|
* Some code and ideas taken from drivers/video/omap/ driver
|
|
|
|
* by Imre Deak.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License version 2 as published by
|
|
|
|
* the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __OMAP2_DSS_H
|
|
|
|
#define __OMAP2_DSS_H
|
|
|
|
|
2012-10-10 12:55:19 +00:00
|
|
|
#include <linux/interrupt.h>
|
|
|
|
|
2012-09-24 11:42:58 +00:00
|
|
|
#ifdef pr_fmt
|
|
|
|
#undef pr_fmt
|
2009-11-03 09:23:50 +00:00
|
|
|
#endif
|
|
|
|
|
2012-09-24 11:42:58 +00:00
|
|
|
#ifdef DSS_SUBSYS_NAME
|
|
|
|
#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
|
|
|
|
#else
|
|
|
|
#define pr_fmt(fmt) fmt
|
2009-11-03 09:23:50 +00:00
|
|
|
#endif
|
|
|
|
|
2012-09-24 11:42:58 +00:00
|
|
|
#define DSSDBG(format, ...) \
|
|
|
|
pr_debug(format, ## __VA_ARGS__)
|
2009-11-03 09:23:50 +00:00
|
|
|
|
|
|
|
#ifdef DSS_SUBSYS_NAME
|
|
|
|
#define DSSERR(format, ...) \
|
|
|
|
printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
|
|
|
|
## __VA_ARGS__)
|
|
|
|
#else
|
|
|
|
#define DSSERR(format, ...) \
|
|
|
|
printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef DSS_SUBSYS_NAME
|
|
|
|
#define DSSINFO(format, ...) \
|
|
|
|
printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
|
|
|
|
## __VA_ARGS__)
|
|
|
|
#else
|
|
|
|
#define DSSINFO(format, ...) \
|
|
|
|
printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef DSS_SUBSYS_NAME
|
|
|
|
#define DSSWARN(format, ...) \
|
|
|
|
printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
|
|
|
|
## __VA_ARGS__)
|
|
|
|
#else
|
|
|
|
#define DSSWARN(format, ...) \
|
|
|
|
printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* OMAP TRM gives bitfields as start:end, where start is the higher bit
|
|
|
|
number. For example 7:0 */
|
|
|
|
#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
|
|
|
|
#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
|
|
|
|
#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
|
|
|
|
#define FLD_MOD(orig, val, start, end) \
|
|
|
|
(((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
|
|
|
|
|
2011-08-22 12:11:57 +00:00
|
|
|
enum dss_io_pad_mode {
|
|
|
|
DSS_IO_PAD_MODE_RESET,
|
|
|
|
DSS_IO_PAD_MODE_RFBI,
|
|
|
|
DSS_IO_PAD_MODE_BYPASS,
|
2009-11-03 09:23:50 +00:00
|
|
|
};
|
|
|
|
|
2011-03-09 11:01:38 +00:00
|
|
|
enum dss_hdmi_venc_clk_source_select {
|
|
|
|
DSS_VENC_TV_CLK = 0,
|
|
|
|
DSS_HDMI_M_PCLK = 1,
|
|
|
|
};
|
|
|
|
|
2011-08-25 13:05:58 +00:00
|
|
|
enum dss_dsi_content_type {
|
|
|
|
DSS_DSI_CONTENT_DCS,
|
|
|
|
DSS_DSI_CONTENT_GENERIC,
|
|
|
|
};
|
|
|
|
|
2012-09-22 07:08:19 +00:00
|
|
|
enum dss_writeback_channel {
|
|
|
|
DSS_WB_LCD1_MGR = 0,
|
|
|
|
DSS_WB_LCD2_MGR = 1,
|
|
|
|
DSS_WB_TV_MGR = 2,
|
|
|
|
DSS_WB_OVL0 = 3,
|
|
|
|
DSS_WB_OVL1 = 4,
|
|
|
|
DSS_WB_OVL2 = 5,
|
|
|
|
DSS_WB_OVL3 = 6,
|
|
|
|
DSS_WB_LCD3_MGR = 7,
|
|
|
|
};
|
|
|
|
|
2015-01-02 08:05:33 +00:00
|
|
|
enum dss_pll_id {
|
|
|
|
DSS_PLL_DSI1,
|
|
|
|
DSS_PLL_DSI2,
|
|
|
|
DSS_PLL_HDMI,
|
2014-12-31 09:23:31 +00:00
|
|
|
DSS_PLL_VIDEO1,
|
|
|
|
DSS_PLL_VIDEO2,
|
2015-01-02 08:05:33 +00:00
|
|
|
};
|
|
|
|
|
2014-10-22 11:21:59 +00:00
|
|
|
struct dss_pll;
|
|
|
|
|
|
|
|
#define DSS_PLL_MAX_HSDIVS 4
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Type-A PLLs: clkout[]/mX[] refer to hsdiv outputs m4, m5, m6, m7.
|
|
|
|
* Type-B PLLs: clkout[0] refers to m2.
|
|
|
|
*/
|
|
|
|
struct dss_pll_clock_info {
|
|
|
|
/* rates that we get with dividers below */
|
|
|
|
unsigned long fint;
|
|
|
|
unsigned long clkdco;
|
|
|
|
unsigned long clkout[DSS_PLL_MAX_HSDIVS];
|
|
|
|
|
|
|
|
/* dividers */
|
|
|
|
u16 n;
|
|
|
|
u16 m;
|
|
|
|
u32 mf;
|
|
|
|
u16 mX[DSS_PLL_MAX_HSDIVS];
|
|
|
|
u16 sd;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dss_pll_ops {
|
|
|
|
int (*enable)(struct dss_pll *pll);
|
|
|
|
void (*disable)(struct dss_pll *pll);
|
|
|
|
int (*set_config)(struct dss_pll *pll,
|
|
|
|
const struct dss_pll_clock_info *cinfo);
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dss_pll_hw {
|
|
|
|
unsigned n_max;
|
|
|
|
unsigned m_min;
|
|
|
|
unsigned m_max;
|
|
|
|
unsigned mX_max;
|
|
|
|
|
|
|
|
unsigned long fint_min, fint_max;
|
|
|
|
unsigned long clkdco_min, clkdco_low, clkdco_max;
|
|
|
|
|
|
|
|
u8 n_msb, n_lsb;
|
|
|
|
u8 m_msb, m_lsb;
|
|
|
|
u8 mX_msb[DSS_PLL_MAX_HSDIVS], mX_lsb[DSS_PLL_MAX_HSDIVS];
|
|
|
|
|
|
|
|
bool has_stopmode;
|
|
|
|
bool has_freqsel;
|
|
|
|
bool has_selfreqdco;
|
|
|
|
bool has_refsel;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dss_pll {
|
|
|
|
const char *name;
|
2015-01-02 08:05:33 +00:00
|
|
|
enum dss_pll_id id;
|
2014-10-22 11:21:59 +00:00
|
|
|
|
|
|
|
struct clk *clkin;
|
|
|
|
struct regulator *regulator;
|
|
|
|
|
|
|
|
void __iomem *base;
|
|
|
|
|
|
|
|
const struct dss_pll_hw *hw;
|
|
|
|
|
|
|
|
const struct dss_pll_ops *ops;
|
|
|
|
|
|
|
|
struct dss_pll_clock_info cinfo;
|
|
|
|
};
|
|
|
|
|
2009-11-03 09:23:50 +00:00
|
|
|
struct dispc_clock_info {
|
|
|
|
/* rates that we get with dividers below */
|
|
|
|
unsigned long lck;
|
|
|
|
unsigned long pck;
|
|
|
|
|
|
|
|
/* dividers */
|
|
|
|
u16 lck_div;
|
|
|
|
u16 pck_div;
|
|
|
|
};
|
|
|
|
|
2012-06-29 08:33:48 +00:00
|
|
|
struct dss_lcd_mgr_config {
|
|
|
|
enum dss_io_pad_mode io_pad_mode;
|
|
|
|
|
|
|
|
bool stallmode;
|
|
|
|
bool fifohandcheck;
|
|
|
|
|
|
|
|
struct dispc_clock_info clock_info;
|
|
|
|
|
|
|
|
int video_port_width;
|
|
|
|
|
|
|
|
int lcden_sig_polarity;
|
|
|
|
};
|
|
|
|
|
2009-11-03 09:23:50 +00:00
|
|
|
struct seq_file;
|
|
|
|
struct platform_device;
|
|
|
|
|
|
|
|
/* core */
|
2012-10-10 07:46:06 +00:00
|
|
|
struct platform_device *dss_get_core_pdev(void);
|
2012-02-20 09:50:06 +00:00
|
|
|
int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
|
|
|
|
void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
|
2012-03-08 10:52:38 +00:00
|
|
|
int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
|
2012-03-02 16:01:07 +00:00
|
|
|
int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
|
2009-11-03 09:23:50 +00:00
|
|
|
|
|
|
|
/* display */
|
|
|
|
int dss_suspend_all_devices(void);
|
|
|
|
int dss_resume_all_devices(void);
|
|
|
|
void dss_disable_all_devices(void);
|
|
|
|
|
2013-02-13 11:40:19 +00:00
|
|
|
int display_init_sysfs(struct platform_device *pdev);
|
|
|
|
void display_uninit_sysfs(struct platform_device *pdev);
|
2009-11-03 09:23:50 +00:00
|
|
|
|
|
|
|
/* manager */
|
2013-05-14 07:53:21 +00:00
|
|
|
int dss_init_overlay_managers(void);
|
|
|
|
void dss_uninit_overlay_managers(void);
|
|
|
|
int dss_init_overlay_managers_sysfs(struct platform_device *pdev);
|
|
|
|
void dss_uninit_overlay_managers_sysfs(struct platform_device *pdev);
|
2011-12-13 11:18:52 +00:00
|
|
|
int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
|
|
|
|
const struct omap_overlay_manager_info *info);
|
2012-04-26 19:37:28 +00:00
|
|
|
int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
|
|
|
|
const struct omap_video_timings *timings);
|
2011-12-08 08:32:37 +00:00
|
|
|
int dss_mgr_check(struct omap_overlay_manager *mgr,
|
|
|
|
struct omap_overlay_manager_info *info,
|
2012-04-26 19:52:28 +00:00
|
|
|
const struct omap_video_timings *mgr_timings,
|
2012-05-23 11:31:35 +00:00
|
|
|
const struct dss_lcd_mgr_config *config,
|
2011-12-08 08:32:37 +00:00
|
|
|
struct omap_overlay_info **overlay_infos);
|
2009-11-03 09:23:50 +00:00
|
|
|
|
2012-06-29 09:07:03 +00:00
|
|
|
static inline bool dss_mgr_is_lcd(enum omap_channel id)
|
|
|
|
{
|
|
|
|
if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
|
|
|
|
id == OMAP_DSS_CHANNEL_LCD3)
|
|
|
|
return true;
|
|
|
|
else
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2012-08-06 11:44:09 +00:00
|
|
|
int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
|
|
|
|
struct platform_device *pdev);
|
|
|
|
void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
|
|
|
|
|
2009-11-03 09:23:50 +00:00
|
|
|
/* overlay */
|
|
|
|
void dss_init_overlays(struct platform_device *pdev);
|
|
|
|
void dss_uninit_overlays(struct platform_device *pdev);
|
|
|
|
void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
|
2011-12-13 11:18:52 +00:00
|
|
|
int dss_ovl_simple_check(struct omap_overlay *ovl,
|
|
|
|
const struct omap_overlay_info *info);
|
2012-04-26 19:52:28 +00:00
|
|
|
int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
|
|
|
|
const struct omap_video_timings *mgr_timings);
|
2012-06-25 09:28:48 +00:00
|
|
|
bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
|
|
|
|
enum omap_color_mode mode);
|
2012-08-06 11:40:00 +00:00
|
|
|
int dss_overlay_kobj_init(struct omap_overlay *ovl,
|
|
|
|
struct platform_device *pdev);
|
|
|
|
void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
|
2009-11-03 09:23:50 +00:00
|
|
|
|
|
|
|
/* DSS */
|
2012-02-17 15:41:13 +00:00
|
|
|
int dss_init_platform_driver(void) __init;
|
2011-01-24 06:21:57 +00:00
|
|
|
void dss_uninit_platform_driver(void);
|
2009-11-03 09:23:50 +00:00
|
|
|
|
2012-12-12 08:37:03 +00:00
|
|
|
unsigned long dss_get_dispc_clk_rate(void);
|
2014-04-23 12:30:18 +00:00
|
|
|
int dss_dpi_select_source(int port, enum omap_channel channel);
|
2011-03-09 11:01:38 +00:00
|
|
|
void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
|
2011-08-31 11:33:31 +00:00
|
|
|
enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
|
2011-04-12 08:22:23 +00:00
|
|
|
const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
|
2011-01-24 06:21:58 +00:00
|
|
|
void dss_dump_clocks(struct seq_file *s);
|
2009-11-03 09:23:50 +00:00
|
|
|
|
OMAPDSS: DT: Get source endpoint by matching reg-id
In omapdss_of_find_source_for_first_ep, we retrieve a source endpoint's DT node,
and then see what omapdss output has the matching device_node pointer in
omap_dss_find_output_by_node.
For all DPI and SDI outputs, the device_node pointer is set as the parent's DSS
device_node pointer. If the source is one of these outputs, the above method
won't work.
To get the correct output for ports within DSS(and in other cases in the future,
where multiple ports might be under one device), we require additional
information which is exclusive to the output port.
We create a new field in omap_dss_device called 'port_num', this provides port
number of the output port corresponding to this device. When searching for the
source endpoint in DT, we extract the 'reg' property from the port corresponding
to the endpoint source. From the list of registered outputs, we pick out that
output which has both dev->of_node and port_num matching with the device_node
pointer and 'reg' of the source endpoint node from DT.
For encoder blocks(the ones which have both an input and output port), we need
to set the port_num as the 'reg' property for the output port as defined in the
DT bindings. We set port_num to 1 in the tfp410 and tpd12s015 encoder drivers.
Signed-off-by: Archit Taneja <archit@ti.com>
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2014-04-22 12:13:48 +00:00
|
|
|
/* dss-of */
|
|
|
|
struct device_node *dss_of_port_get_parent_device(struct device_node *port);
|
|
|
|
u32 dss_of_port_get_port_number(struct device_node *port);
|
|
|
|
|
2012-09-29 05:55:42 +00:00
|
|
|
#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
|
2011-01-24 06:21:58 +00:00
|
|
|
void dss_debug_dump_clocks(struct seq_file *s);
|
|
|
|
#endif
|
2009-11-03 09:23:50 +00:00
|
|
|
|
2014-07-04 08:07:15 +00:00
|
|
|
void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable);
|
|
|
|
void dss_ctrl_pll_set_control_mux(enum dss_pll_id pll_id,
|
|
|
|
enum omap_channel channel);
|
|
|
|
|
2012-07-20 11:48:49 +00:00
|
|
|
void dss_sdi_init(int datapairs);
|
2009-11-03 09:23:50 +00:00
|
|
|
int dss_sdi_enable(void);
|
|
|
|
void dss_sdi_disable(void);
|
|
|
|
|
2011-05-12 11:56:29 +00:00
|
|
|
void dss_select_dsi_clk_source(int dsi_module,
|
|
|
|
enum omap_dss_clk_source clk_src);
|
2011-03-08 11:50:35 +00:00
|
|
|
void dss_select_lcd_clk_source(enum omap_channel channel,
|
2011-04-12 08:22:23 +00:00
|
|
|
enum omap_dss_clk_source clk_src);
|
|
|
|
enum omap_dss_clk_source dss_get_dispc_clk_source(void);
|
2011-05-12 11:56:29 +00:00
|
|
|
enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
|
2011-04-12 08:22:23 +00:00
|
|
|
enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
|
2010-01-08 16:00:36 +00:00
|
|
|
|
2009-11-03 09:23:50 +00:00
|
|
|
void dss_set_venc_output(enum omap_dss_venc_type type);
|
|
|
|
void dss_set_dac_pwrdn_bgz(bool enable);
|
|
|
|
|
2013-10-31 12:44:23 +00:00
|
|
|
int dss_set_fck_rate(unsigned long rate);
|
2009-11-03 09:23:50 +00:00
|
|
|
|
2013-10-31 12:44:23 +00:00
|
|
|
typedef bool (*dss_div_calc_func)(unsigned long fck, void *data);
|
2013-10-31 14:41:57 +00:00
|
|
|
bool dss_div_calc(unsigned long pck, unsigned long fck_min,
|
|
|
|
dss_div_calc_func func, void *data);
|
2013-03-05 14:34:05 +00:00
|
|
|
|
2009-11-03 09:23:50 +00:00
|
|
|
/* SDI */
|
2012-02-17 15:41:13 +00:00
|
|
|
int sdi_init_platform_driver(void) __init;
|
|
|
|
void sdi_uninit_platform_driver(void) __exit;
|
2009-11-03 09:23:50 +00:00
|
|
|
|
2014-05-22 11:31:57 +00:00
|
|
|
#ifdef CONFIG_OMAP2_DSS_SDI
|
2013-12-16 13:13:24 +00:00
|
|
|
int sdi_init_port(struct platform_device *pdev, struct device_node *port) __init;
|
2014-05-22 11:31:57 +00:00
|
|
|
void sdi_uninit_port(struct device_node *port) __exit;
|
|
|
|
#else
|
|
|
|
static inline int __init sdi_init_port(struct platform_device *pdev,
|
|
|
|
struct device_node *port)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
static inline void __exit sdi_uninit_port(struct device_node *port)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|
2013-12-16 13:13:24 +00:00
|
|
|
|
2009-11-03 09:23:50 +00:00
|
|
|
/* DSI */
|
2013-04-18 09:16:39 +00:00
|
|
|
|
2010-05-07 09:58:41 +00:00
|
|
|
#ifdef CONFIG_OMAP2_DSS_DSI
|
2011-05-12 11:56:29 +00:00
|
|
|
|
|
|
|
struct dentry;
|
|
|
|
struct file_operations;
|
|
|
|
|
2012-02-17 15:41:13 +00:00
|
|
|
int dsi_init_platform_driver(void) __init;
|
|
|
|
void dsi_uninit_platform_driver(void) __exit;
|
2009-11-03 09:23:50 +00:00
|
|
|
|
|
|
|
void dsi_dump_clocks(struct seq_file *s);
|
|
|
|
|
|
|
|
void dsi_irq_handler(void);
|
2011-09-08 13:12:16 +00:00
|
|
|
u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
|
|
|
|
|
2010-05-07 09:58:41 +00:00
|
|
|
#else
|
2011-09-08 13:12:16 +00:00
|
|
|
static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
|
|
|
|
{
|
|
|
|
WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
|
|
|
|
return 0;
|
|
|
|
}
|
2010-05-07 09:58:41 +00:00
|
|
|
#endif
|
2009-11-03 09:23:50 +00:00
|
|
|
|
|
|
|
/* DPI */
|
2012-02-17 15:41:13 +00:00
|
|
|
int dpi_init_platform_driver(void) __init;
|
|
|
|
void dpi_uninit_platform_driver(void) __exit;
|
2009-11-03 09:23:50 +00:00
|
|
|
|
2014-05-22 11:31:57 +00:00
|
|
|
#ifdef CONFIG_OMAP2_DSS_DPI
|
2013-12-16 13:13:24 +00:00
|
|
|
int dpi_init_port(struct platform_device *pdev, struct device_node *port) __init;
|
2014-06-02 08:41:51 +00:00
|
|
|
void dpi_uninit_port(struct device_node *port) __exit;
|
2014-05-22 11:31:57 +00:00
|
|
|
#else
|
|
|
|
static inline int __init dpi_init_port(struct platform_device *pdev,
|
|
|
|
struct device_node *port)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
static inline void __exit dpi_uninit_port(struct device_node *port)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|
2013-12-16 13:13:24 +00:00
|
|
|
|
2009-11-03 09:23:50 +00:00
|
|
|
/* DISPC */
|
2012-02-17 15:41:13 +00:00
|
|
|
int dispc_init_platform_driver(void) __init;
|
|
|
|
void dispc_uninit_platform_driver(void) __exit;
|
2009-11-03 09:23:50 +00:00
|
|
|
void dispc_dump_clocks(struct seq_file *s);
|
|
|
|
|
|
|
|
void dispc_enable_sidle(void);
|
|
|
|
void dispc_disable_sidle(void);
|
|
|
|
|
|
|
|
void dispc_lcd_enable_signal(bool enable);
|
|
|
|
void dispc_pck_free_enable(bool enable);
|
2011-08-16 10:49:15 +00:00
|
|
|
void dispc_enable_fifomerge(bool enable);
|
|
|
|
void dispc_enable_gamma_table(bool enable);
|
|
|
|
void dispc_set_loadmode(enum omap_dss_load_mode mode);
|
|
|
|
|
2013-03-05 14:32:08 +00:00
|
|
|
typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck,
|
|
|
|
unsigned long pck, void *data);
|
|
|
|
bool dispc_div_calc(unsigned long dispc,
|
|
|
|
unsigned long pck_min, unsigned long pck_max,
|
|
|
|
dispc_div_calc_func func, void *data);
|
|
|
|
|
2012-04-16 07:23:44 +00:00
|
|
|
bool dispc_mgr_timings_ok(enum omap_channel channel,
|
2012-04-26 19:37:28 +00:00
|
|
|
const struct omap_video_timings *timings);
|
2011-08-16 10:49:15 +00:00
|
|
|
unsigned long dispc_fclk_rate(void);
|
|
|
|
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
|
|
|
|
struct dispc_clock_info *cinfo);
|
|
|
|
|
|
|
|
|
2011-10-31 06:58:52 +00:00
|
|
|
void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
|
2012-01-13 11:17:01 +00:00
|
|
|
void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
|
2012-05-15 12:31:01 +00:00
|
|
|
u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
|
|
|
|
bool manual_update);
|
2012-11-07 16:17:35 +00:00
|
|
|
|
2011-08-16 10:49:15 +00:00
|
|
|
unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
|
|
|
|
unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
|
2012-04-23 06:46:50 +00:00
|
|
|
unsigned long dispc_core_clk_rate(void);
|
2012-06-29 08:30:54 +00:00
|
|
|
void dispc_mgr_set_clock_div(enum omap_channel channel,
|
2012-10-03 07:09:11 +00:00
|
|
|
const struct dispc_clock_info *cinfo);
|
2011-08-16 10:45:15 +00:00
|
|
|
int dispc_mgr_get_clock_div(enum omap_channel channel,
|
2010-12-02 11:27:11 +00:00
|
|
|
struct dispc_clock_info *cinfo);
|
2013-05-16 07:44:13 +00:00
|
|
|
void dispc_set_tv_pclk(unsigned long pclk);
|
2009-11-03 09:23:50 +00:00
|
|
|
|
2012-09-22 07:09:33 +00:00
|
|
|
u32 dispc_wb_get_framedone_irq(void);
|
|
|
|
bool dispc_wb_go_busy(void);
|
|
|
|
void dispc_wb_go(void);
|
|
|
|
void dispc_wb_enable(bool enable);
|
|
|
|
bool dispc_wb_is_enabled(void);
|
2012-09-22 07:08:19 +00:00
|
|
|
void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
|
2012-08-31 07:02:52 +00:00
|
|
|
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
|
2012-08-24 11:29:26 +00:00
|
|
|
bool mem_to_mem, const struct omap_video_timings *timings);
|
2012-09-22 07:08:19 +00:00
|
|
|
|
2009-11-03 09:23:50 +00:00
|
|
|
/* VENC */
|
2012-02-17 15:41:13 +00:00
|
|
|
int venc_init_platform_driver(void) __init;
|
|
|
|
void venc_uninit_platform_driver(void) __exit;
|
2009-11-03 09:23:50 +00:00
|
|
|
|
2011-03-12 06:34:27 +00:00
|
|
|
/* HDMI */
|
2013-09-12 12:15:57 +00:00
|
|
|
int hdmi4_init_platform_driver(void) __init;
|
|
|
|
void hdmi4_uninit_platform_driver(void) __exit;
|
2011-03-12 06:34:27 +00:00
|
|
|
|
2014-03-13 10:44:14 +00:00
|
|
|
int hdmi5_init_platform_driver(void) __init;
|
|
|
|
void hdmi5_uninit_platform_driver(void) __exit;
|
|
|
|
|
2009-11-03 09:23:50 +00:00
|
|
|
/* RFBI */
|
2012-02-17 15:41:13 +00:00
|
|
|
int rfbi_init_platform_driver(void) __init;
|
|
|
|
void rfbi_uninit_platform_driver(void) __exit;
|
2009-11-03 09:23:50 +00:00
|
|
|
|
2009-12-17 12:35:21 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
|
|
|
|
static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
|
|
|
|
{
|
|
|
|
int b;
|
|
|
|
for (b = 0; b < 32; ++b) {
|
|
|
|
if (irqstatus & (1 << b))
|
|
|
|
irq_arr[b]++;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2014-10-22 11:21:59 +00:00
|
|
|
/* PLL */
|
|
|
|
typedef bool (*dss_pll_calc_func)(int n, int m, unsigned long fint,
|
|
|
|
unsigned long clkdco, void *data);
|
|
|
|
typedef bool (*dss_hsdiv_calc_func)(int m_dispc, unsigned long dispc,
|
|
|
|
void *data);
|
|
|
|
|
|
|
|
int dss_pll_register(struct dss_pll *pll);
|
|
|
|
void dss_pll_unregister(struct dss_pll *pll);
|
|
|
|
struct dss_pll *dss_pll_find(const char *name);
|
|
|
|
int dss_pll_enable(struct dss_pll *pll);
|
|
|
|
void dss_pll_disable(struct dss_pll *pll);
|
|
|
|
int dss_pll_set_config(struct dss_pll *pll,
|
|
|
|
const struct dss_pll_clock_info *cinfo);
|
|
|
|
|
|
|
|
bool dss_pll_hsdiv_calc(const struct dss_pll *pll, unsigned long clkdco,
|
|
|
|
unsigned long out_min, unsigned long out_max,
|
|
|
|
dss_hsdiv_calc_func func, void *data);
|
|
|
|
bool dss_pll_calc(const struct dss_pll *pll, unsigned long clkin,
|
|
|
|
unsigned long pll_min, unsigned long pll_max,
|
|
|
|
dss_pll_calc_func func, void *data);
|
|
|
|
int dss_pll_write_config_type_a(struct dss_pll *pll,
|
|
|
|
const struct dss_pll_clock_info *cinfo);
|
|
|
|
int dss_pll_write_config_type_b(struct dss_pll *pll,
|
|
|
|
const struct dss_pll_clock_info *cinfo);
|
2014-12-31 12:22:42 +00:00
|
|
|
int dss_pll_wait_reset_done(struct dss_pll *pll);
|
2014-10-22 11:21:59 +00:00
|
|
|
|
2009-11-03 09:23:50 +00:00
|
|
|
#endif
|