2009-11-03 09:23:50 +00:00
|
|
|
/*
|
|
|
|
* linux/drivers/video/omap2/dss/dss.h
|
|
|
|
*
|
|
|
|
* Copyright (C) 2009 Nokia Corporation
|
|
|
|
* Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
|
|
|
|
*
|
|
|
|
* Some code and ideas taken from drivers/video/omap/ driver
|
|
|
|
* by Imre Deak.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License version 2 as published by
|
|
|
|
* the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __OMAP2_DSS_H
|
|
|
|
#define __OMAP2_DSS_H
|
|
|
|
|
|
|
|
#ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
|
|
|
|
#define DEBUG
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef DEBUG
|
2012-01-12 23:02:20 +00:00
|
|
|
extern bool dss_debug;
|
2009-11-03 09:23:50 +00:00
|
|
|
#ifdef DSS_SUBSYS_NAME
|
|
|
|
#define DSSDBG(format, ...) \
|
|
|
|
if (dss_debug) \
|
|
|
|
printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
|
|
|
|
## __VA_ARGS__)
|
|
|
|
#else
|
|
|
|
#define DSSDBG(format, ...) \
|
|
|
|
if (dss_debug) \
|
|
|
|
printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef DSS_SUBSYS_NAME
|
|
|
|
#define DSSDBGF(format, ...) \
|
|
|
|
if (dss_debug) \
|
|
|
|
printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
|
|
|
|
": %s(" format ")\n", \
|
|
|
|
__func__, \
|
|
|
|
## __VA_ARGS__)
|
|
|
|
#else
|
|
|
|
#define DSSDBGF(format, ...) \
|
|
|
|
if (dss_debug) \
|
|
|
|
printk(KERN_DEBUG "omapdss: " \
|
|
|
|
": %s(" format ")\n", \
|
|
|
|
__func__, \
|
|
|
|
## __VA_ARGS__)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#else /* DEBUG */
|
|
|
|
#define DSSDBG(format, ...)
|
|
|
|
#define DSSDBGF(format, ...)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
|
|
#ifdef DSS_SUBSYS_NAME
|
|
|
|
#define DSSERR(format, ...) \
|
|
|
|
printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
|
|
|
|
## __VA_ARGS__)
|
|
|
|
#else
|
|
|
|
#define DSSERR(format, ...) \
|
|
|
|
printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef DSS_SUBSYS_NAME
|
|
|
|
#define DSSINFO(format, ...) \
|
|
|
|
printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
|
|
|
|
## __VA_ARGS__)
|
|
|
|
#else
|
|
|
|
#define DSSINFO(format, ...) \
|
|
|
|
printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef DSS_SUBSYS_NAME
|
|
|
|
#define DSSWARN(format, ...) \
|
|
|
|
printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
|
|
|
|
## __VA_ARGS__)
|
|
|
|
#else
|
|
|
|
#define DSSWARN(format, ...) \
|
|
|
|
printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* OMAP TRM gives bitfields as start:end, where start is the higher bit
|
|
|
|
number. For example 7:0 */
|
|
|
|
#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
|
|
|
|
#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
|
|
|
|
#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
|
|
|
|
#define FLD_MOD(orig, val, start, end) \
|
|
|
|
(((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
|
|
|
|
|
2011-08-22 12:11:57 +00:00
|
|
|
enum dss_io_pad_mode {
|
|
|
|
DSS_IO_PAD_MODE_RESET,
|
|
|
|
DSS_IO_PAD_MODE_RFBI,
|
|
|
|
DSS_IO_PAD_MODE_BYPASS,
|
2009-11-03 09:23:50 +00:00
|
|
|
};
|
|
|
|
|
2011-03-09 11:01:38 +00:00
|
|
|
enum dss_hdmi_venc_clk_source_select {
|
|
|
|
DSS_VENC_TV_CLK = 0,
|
|
|
|
DSS_HDMI_M_PCLK = 1,
|
|
|
|
};
|
|
|
|
|
2011-08-25 13:05:58 +00:00
|
|
|
enum dss_dsi_content_type {
|
|
|
|
DSS_DSI_CONTENT_DCS,
|
|
|
|
DSS_DSI_CONTENT_GENERIC,
|
|
|
|
};
|
|
|
|
|
2009-11-03 09:23:50 +00:00
|
|
|
struct dss_clock_info {
|
|
|
|
/* rates that we get with dividers below */
|
|
|
|
unsigned long fck;
|
|
|
|
|
|
|
|
/* dividers */
|
|
|
|
u16 fck_div;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dispc_clock_info {
|
|
|
|
/* rates that we get with dividers below */
|
|
|
|
unsigned long lck;
|
|
|
|
unsigned long pck;
|
|
|
|
|
|
|
|
/* dividers */
|
|
|
|
u16 lck_div;
|
|
|
|
u16 pck_div;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dsi_clock_info {
|
|
|
|
/* rates that we get with dividers below */
|
|
|
|
unsigned long fint;
|
|
|
|
unsigned long clkin4ddr;
|
|
|
|
unsigned long clkin;
|
2011-03-08 11:50:35 +00:00
|
|
|
unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
|
|
|
|
* OMAP4: PLLx_CLK1 */
|
|
|
|
unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
|
|
|
|
* OMAP4: PLLx_CLK2 */
|
2009-11-03 09:23:50 +00:00
|
|
|
unsigned long lp_clk;
|
|
|
|
|
|
|
|
/* dividers */
|
|
|
|
u16 regn;
|
|
|
|
u16 regm;
|
2011-03-08 11:50:35 +00:00
|
|
|
u16 regm_dispc; /* OMAP3: REGM3
|
|
|
|
* OMAP4: REGM4 */
|
|
|
|
u16 regm_dsi; /* OMAP3: REGM4
|
|
|
|
* OMAP4: REGM5 */
|
2009-11-03 09:23:50 +00:00
|
|
|
u16 lp_clk_div;
|
|
|
|
|
|
|
|
u8 highfreq;
|
2011-02-24 08:47:30 +00:00
|
|
|
bool use_sys_clk;
|
2009-11-03 09:23:50 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
struct seq_file;
|
|
|
|
struct platform_device;
|
|
|
|
|
|
|
|
/* core */
|
|
|
|
struct bus_type *dss_get_bus(void);
|
2010-02-04 15:03:41 +00:00
|
|
|
struct regulator *dss_get_vdds_dsi(void);
|
|
|
|
struct regulator *dss_get_vdds_sdi(void);
|
2009-11-03 09:23:50 +00:00
|
|
|
|
2011-11-04 07:48:54 +00:00
|
|
|
/* apply */
|
|
|
|
void dss_apply_init(void);
|
|
|
|
int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr);
|
|
|
|
int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
|
|
|
|
void dss_mgr_start_update(struct omap_overlay_manager *mgr);
|
|
|
|
int omap_dss_mgr_apply(struct omap_overlay_manager *mgr);
|
2011-11-15 10:15:18 +00:00
|
|
|
|
2011-11-21 11:34:48 +00:00
|
|
|
int dss_mgr_enable(struct omap_overlay_manager *mgr);
|
2011-11-04 08:22:46 +00:00
|
|
|
void dss_mgr_disable(struct omap_overlay_manager *mgr);
|
2011-11-15 10:15:18 +00:00
|
|
|
int dss_mgr_set_info(struct omap_overlay_manager *mgr,
|
|
|
|
struct omap_overlay_manager_info *info);
|
|
|
|
void dss_mgr_get_info(struct omap_overlay_manager *mgr,
|
|
|
|
struct omap_overlay_manager_info *info);
|
|
|
|
int dss_mgr_set_device(struct omap_overlay_manager *mgr,
|
|
|
|
struct omap_dss_device *dssdev);
|
|
|
|
int dss_mgr_unset_device(struct omap_overlay_manager *mgr);
|
2011-11-04 07:48:54 +00:00
|
|
|
|
OMAPDSS: APPLY: rewrite overlay enable/disable
Overlays are currently enabled and disabled with a boolean in the struct
omap_overlay_info. The overlay info is set with ovl->set_overlay_info(),
and made into use with mgr->apply().
This doesn't work properly, as the enable/disable status may affect also
other overlays, for example when using fifo-merge. Thus the enabling and
disabling of the overlay needs to be done outside the normal overlay
configuration.
This patch achieves that by doing the following things:
1) Add function pointers to struct omap_overlay: enable(), disable() and
is_enabled(). These are used to do the obvious. The functions may block.
2) Move the "enabled" field from struct omap_overlay to ovl_priv_data.
3) Add a new route for settings to be applied to the HW, called
"extra_info". The status of the normal info and extra_info are tracked
separately.
The point here is to allow the normal info to be changed and
applied in non-blocking matter, whereas the extra_info can only be
changed when holding the mutex. This makes it possible to, for example,
set the overlay enable flag, apply it, and wait until the HW has taken
the flag into use.
This is not possible if the enable flag would be in the normal info, as
a new value for the flag could be set at any time from the users of
omapdss.
Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
2011-11-15 14:37:53 +00:00
|
|
|
bool dss_ovl_is_enabled(struct omap_overlay *ovl);
|
|
|
|
int dss_ovl_enable(struct omap_overlay *ovl);
|
|
|
|
int dss_ovl_disable(struct omap_overlay *ovl);
|
2011-11-15 10:11:11 +00:00
|
|
|
int dss_ovl_set_info(struct omap_overlay *ovl,
|
|
|
|
struct omap_overlay_info *info);
|
|
|
|
void dss_ovl_get_info(struct omap_overlay *ovl,
|
|
|
|
struct omap_overlay_info *info);
|
|
|
|
int dss_ovl_set_manager(struct omap_overlay *ovl,
|
|
|
|
struct omap_overlay_manager *mgr);
|
|
|
|
int dss_ovl_unset_manager(struct omap_overlay *ovl);
|
|
|
|
|
2009-11-03 09:23:50 +00:00
|
|
|
/* display */
|
|
|
|
int dss_suspend_all_devices(void);
|
|
|
|
int dss_resume_all_devices(void);
|
|
|
|
void dss_disable_all_devices(void);
|
|
|
|
|
|
|
|
void dss_init_device(struct platform_device *pdev,
|
|
|
|
struct omap_dss_device *dssdev);
|
|
|
|
void dss_uninit_device(struct platform_device *pdev,
|
|
|
|
struct omap_dss_device *dssdev);
|
|
|
|
bool dss_use_replication(struct omap_dss_device *dssdev,
|
|
|
|
enum omap_color_mode mode);
|
|
|
|
|
|
|
|
/* manager */
|
|
|
|
int dss_init_overlay_managers(struct platform_device *pdev);
|
|
|
|
void dss_uninit_overlay_managers(struct platform_device *pdev);
|
2011-12-13 11:18:52 +00:00
|
|
|
int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
|
|
|
|
const struct omap_overlay_manager_info *info);
|
2011-12-08 08:32:37 +00:00
|
|
|
int dss_mgr_check(struct omap_overlay_manager *mgr,
|
|
|
|
struct omap_dss_device *dssdev,
|
|
|
|
struct omap_overlay_manager_info *info,
|
|
|
|
struct omap_overlay_info **overlay_infos);
|
2009-11-03 09:23:50 +00:00
|
|
|
|
|
|
|
/* overlay */
|
|
|
|
void dss_init_overlays(struct platform_device *pdev);
|
|
|
|
void dss_uninit_overlays(struct platform_device *pdev);
|
|
|
|
void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
|
|
|
|
void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
|
2011-12-13 11:18:52 +00:00
|
|
|
int dss_ovl_simple_check(struct omap_overlay *ovl,
|
|
|
|
const struct omap_overlay_info *info);
|
2011-12-08 08:32:37 +00:00
|
|
|
int dss_ovl_check(struct omap_overlay *ovl,
|
|
|
|
struct omap_overlay_info *info, struct omap_dss_device *dssdev);
|
2009-11-03 09:23:50 +00:00
|
|
|
|
|
|
|
/* DSS */
|
2011-01-24 06:21:57 +00:00
|
|
|
int dss_init_platform_driver(void);
|
|
|
|
void dss_uninit_platform_driver(void);
|
2009-11-03 09:23:50 +00:00
|
|
|
|
2011-05-27 07:52:19 +00:00
|
|
|
int dss_runtime_get(void);
|
|
|
|
void dss_runtime_put(void);
|
|
|
|
|
2011-03-09 11:01:38 +00:00
|
|
|
void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
|
2011-08-31 11:33:31 +00:00
|
|
|
enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
|
2011-04-12 08:22:23 +00:00
|
|
|
const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
|
2011-01-24 06:21:58 +00:00
|
|
|
void dss_dump_clocks(struct seq_file *s);
|
2009-11-03 09:23:50 +00:00
|
|
|
|
|
|
|
void dss_dump_regs(struct seq_file *s);
|
2011-01-24 06:21:58 +00:00
|
|
|
#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
|
|
|
|
void dss_debug_dump_clocks(struct seq_file *s);
|
|
|
|
#endif
|
2009-11-03 09:23:50 +00:00
|
|
|
|
|
|
|
void dss_sdi_init(u8 datapairs);
|
|
|
|
int dss_sdi_enable(void);
|
|
|
|
void dss_sdi_disable(void);
|
|
|
|
|
2011-04-12 08:22:23 +00:00
|
|
|
void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
|
2011-05-12 11:56:29 +00:00
|
|
|
void dss_select_dsi_clk_source(int dsi_module,
|
|
|
|
enum omap_dss_clk_source clk_src);
|
2011-03-08 11:50:35 +00:00
|
|
|
void dss_select_lcd_clk_source(enum omap_channel channel,
|
2011-04-12 08:22:23 +00:00
|
|
|
enum omap_dss_clk_source clk_src);
|
|
|
|
enum omap_dss_clk_source dss_get_dispc_clk_source(void);
|
2011-05-12 11:56:29 +00:00
|
|
|
enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
|
2011-04-12 08:22:23 +00:00
|
|
|
enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
|
2010-01-08 16:00:36 +00:00
|
|
|
|
2009-11-03 09:23:50 +00:00
|
|
|
void dss_set_venc_output(enum omap_dss_venc_type type);
|
|
|
|
void dss_set_dac_pwrdn_bgz(bool enable);
|
|
|
|
|
|
|
|
unsigned long dss_get_dpll4_rate(void);
|
|
|
|
int dss_calc_clock_rates(struct dss_clock_info *cinfo);
|
|
|
|
int dss_set_clock_div(struct dss_clock_info *cinfo);
|
|
|
|
int dss_get_clock_div(struct dss_clock_info *cinfo);
|
|
|
|
int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
|
|
|
|
struct dss_clock_info *dss_cinfo,
|
|
|
|
struct dispc_clock_info *dispc_cinfo);
|
|
|
|
|
|
|
|
/* SDI */
|
2010-05-07 09:58:41 +00:00
|
|
|
#ifdef CONFIG_OMAP2_DSS_SDI
|
2011-03-02 10:29:27 +00:00
|
|
|
int sdi_init(void);
|
2009-11-03 09:23:50 +00:00
|
|
|
void sdi_exit(void);
|
|
|
|
int sdi_init_display(struct omap_dss_device *display);
|
2010-05-07 09:58:41 +00:00
|
|
|
#else
|
2011-03-02 10:29:27 +00:00
|
|
|
static inline int sdi_init(void)
|
2010-05-07 09:58:41 +00:00
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
static inline void sdi_exit(void)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|
2009-11-03 09:23:50 +00:00
|
|
|
|
|
|
|
/* DSI */
|
2010-05-07 09:58:41 +00:00
|
|
|
#ifdef CONFIG_OMAP2_DSS_DSI
|
2011-05-12 11:56:29 +00:00
|
|
|
|
|
|
|
struct dentry;
|
|
|
|
struct file_operations;
|
|
|
|
|
2011-01-24 06:22:02 +00:00
|
|
|
int dsi_init_platform_driver(void);
|
|
|
|
void dsi_uninit_platform_driver(void);
|
2009-11-03 09:23:50 +00:00
|
|
|
|
2011-05-27 07:52:19 +00:00
|
|
|
int dsi_runtime_get(struct platform_device *dsidev);
|
|
|
|
void dsi_runtime_put(struct platform_device *dsidev);
|
|
|
|
|
2009-11-03 09:23:50 +00:00
|
|
|
void dsi_dump_clocks(struct seq_file *s);
|
2011-05-12 11:56:29 +00:00
|
|
|
void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
|
|
|
|
const struct file_operations *debug_fops);
|
|
|
|
void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
|
|
|
|
const struct file_operations *debug_fops);
|
2009-11-03 09:23:50 +00:00
|
|
|
|
|
|
|
int dsi_init_display(struct omap_dss_device *display);
|
|
|
|
void dsi_irq_handler(void);
|
2011-09-08 13:12:16 +00:00
|
|
|
u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
|
|
|
|
|
2011-05-12 11:56:26 +00:00
|
|
|
unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
|
|
|
|
int dsi_pll_set_clock_div(struct platform_device *dsidev,
|
|
|
|
struct dsi_clock_info *cinfo);
|
|
|
|
int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
|
|
|
|
unsigned long req_pck, struct dsi_clock_info *cinfo,
|
2009-11-03 09:23:50 +00:00
|
|
|
struct dispc_clock_info *dispc_cinfo);
|
2011-05-12 11:56:26 +00:00
|
|
|
int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
|
|
|
|
bool enable_hsdiv);
|
|
|
|
void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
|
|
|
|
void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
|
|
|
|
void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
|
|
|
|
struct platform_device *dsi_get_dsidev_from_id(int module);
|
2010-05-07 09:58:41 +00:00
|
|
|
#else
|
2011-01-24 06:22:02 +00:00
|
|
|
static inline int dsi_init_platform_driver(void)
|
2010-05-07 09:58:41 +00:00
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
2011-01-24 06:22:02 +00:00
|
|
|
static inline void dsi_uninit_platform_driver(void)
|
2010-05-07 09:58:41 +00:00
|
|
|
{
|
|
|
|
}
|
2011-05-27 07:52:19 +00:00
|
|
|
static inline int dsi_runtime_get(struct platform_device *dsidev)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
static inline void dsi_runtime_put(struct platform_device *dsidev)
|
|
|
|
{
|
|
|
|
}
|
2011-09-08 13:12:16 +00:00
|
|
|
static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
|
|
|
|
{
|
|
|
|
WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
|
|
|
|
return 0;
|
|
|
|
}
|
2011-05-12 11:56:26 +00:00
|
|
|
static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
|
2011-03-08 11:50:34 +00:00
|
|
|
{
|
|
|
|
WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
|
|
|
|
return 0;
|
|
|
|
}
|
2011-04-30 12:38:15 +00:00
|
|
|
static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
|
|
|
|
struct dsi_clock_info *cinfo)
|
|
|
|
{
|
|
|
|
WARN("%s: DSI not compiled in\n", __func__);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
|
|
|
|
bool is_tft, unsigned long req_pck,
|
|
|
|
struct dsi_clock_info *dsi_cinfo,
|
|
|
|
struct dispc_clock_info *dispc_cinfo)
|
|
|
|
{
|
|
|
|
WARN("%s: DSI not compiled in\n", __func__);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
static inline int dsi_pll_init(struct platform_device *dsidev,
|
|
|
|
bool enable_hsclk, bool enable_hsdiv)
|
|
|
|
{
|
|
|
|
WARN("%s: DSI not compiled in\n", __func__);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
static inline void dsi_pll_uninit(struct platform_device *dsidev,
|
|
|
|
bool disconnect_lanes)
|
|
|
|
{
|
|
|
|
}
|
2011-05-12 11:56:26 +00:00
|
|
|
static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
|
2010-06-09 12:28:12 +00:00
|
|
|
{
|
|
|
|
}
|
2011-05-12 11:56:26 +00:00
|
|
|
static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
|
2010-06-09 12:28:12 +00:00
|
|
|
{
|
|
|
|
}
|
2011-05-12 11:56:26 +00:00
|
|
|
static inline struct platform_device *dsi_get_dsidev_from_id(int module)
|
|
|
|
{
|
|
|
|
WARN("%s: DSI not compiled in, returning platform device as NULL\n",
|
|
|
|
__func__);
|
|
|
|
return NULL;
|
|
|
|
}
|
2010-05-07 09:58:41 +00:00
|
|
|
#endif
|
2009-11-03 09:23:50 +00:00
|
|
|
|
|
|
|
/* DPI */
|
2010-05-07 09:58:41 +00:00
|
|
|
#ifdef CONFIG_OMAP2_DSS_DPI
|
2011-03-02 10:32:48 +00:00
|
|
|
int dpi_init(void);
|
2009-11-03 09:23:50 +00:00
|
|
|
void dpi_exit(void);
|
|
|
|
int dpi_init_display(struct omap_dss_device *dssdev);
|
2010-05-07 09:58:41 +00:00
|
|
|
#else
|
2011-03-02 10:32:48 +00:00
|
|
|
static inline int dpi_init(void)
|
2010-05-07 09:58:41 +00:00
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
static inline void dpi_exit(void)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|
2009-11-03 09:23:50 +00:00
|
|
|
|
|
|
|
/* DISPC */
|
2011-01-24 06:22:00 +00:00
|
|
|
int dispc_init_platform_driver(void);
|
|
|
|
void dispc_uninit_platform_driver(void);
|
2009-11-03 09:23:50 +00:00
|
|
|
void dispc_dump_clocks(struct seq_file *s);
|
2009-12-17 12:35:21 +00:00
|
|
|
void dispc_dump_irqs(struct seq_file *s);
|
2009-11-03 09:23:50 +00:00
|
|
|
void dispc_dump_regs(struct seq_file *s);
|
|
|
|
void dispc_irq_handler(void);
|
|
|
|
void dispc_fake_vsync_irq(void);
|
|
|
|
|
2011-05-27 07:52:19 +00:00
|
|
|
int dispc_runtime_get(void);
|
|
|
|
void dispc_runtime_put(void);
|
2009-11-03 09:23:50 +00:00
|
|
|
|
|
|
|
void dispc_enable_sidle(void);
|
|
|
|
void dispc_disable_sidle(void);
|
|
|
|
|
|
|
|
void dispc_lcd_enable_signal_polarity(bool act_high);
|
|
|
|
void dispc_lcd_enable_signal(bool enable);
|
|
|
|
void dispc_pck_free_enable(bool enable);
|
|
|
|
void dispc_set_digit_size(u16 width, u16 height);
|
2011-08-16 10:49:15 +00:00
|
|
|
void dispc_enable_fifomerge(bool enable);
|
|
|
|
void dispc_enable_gamma_table(bool enable);
|
|
|
|
void dispc_set_loadmode(enum omap_dss_load_mode mode);
|
|
|
|
|
|
|
|
bool dispc_lcd_timings_ok(struct omap_video_timings *timings);
|
|
|
|
unsigned long dispc_fclk_rate(void);
|
|
|
|
void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
|
|
|
|
struct dispc_clock_info *cinfo);
|
|
|
|
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
|
|
|
|
struct dispc_clock_info *cinfo);
|
|
|
|
|
|
|
|
|
2011-10-31 06:58:52 +00:00
|
|
|
void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
|
2012-01-13 11:17:01 +00:00
|
|
|
void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
|
|
|
|
u32 *fifo_low, u32 *fifo_high, bool use_fifomerge);
|
2011-09-14 05:40:10 +00:00
|
|
|
int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
|
2011-11-03 15:03:44 +00:00
|
|
|
bool ilace, bool replication);
|
2011-08-16 10:49:15 +00:00
|
|
|
int dispc_ovl_enable(enum omap_plane plane, bool enable);
|
2011-10-28 12:26:26 +00:00
|
|
|
void dispc_ovl_set_channel_out(enum omap_plane plane,
|
|
|
|
enum omap_channel channel);
|
2011-08-16 10:49:15 +00:00
|
|
|
|
|
|
|
void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
|
|
|
|
void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height);
|
2011-11-07 13:50:09 +00:00
|
|
|
u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
|
2011-11-18 13:39:52 +00:00
|
|
|
u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
|
2011-08-16 10:45:15 +00:00
|
|
|
bool dispc_mgr_go_busy(enum omap_channel channel);
|
|
|
|
void dispc_mgr_go(enum omap_channel channel);
|
2011-11-15 08:56:11 +00:00
|
|
|
bool dispc_mgr_is_enabled(enum omap_channel channel);
|
2011-08-16 10:45:15 +00:00
|
|
|
void dispc_mgr_enable(enum omap_channel channel, bool enable);
|
|
|
|
bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
|
2011-08-22 12:11:57 +00:00
|
|
|
void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode);
|
|
|
|
void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable);
|
2011-08-16 10:45:15 +00:00
|
|
|
void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
|
|
|
|
void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
|
2010-12-02 11:27:10 +00:00
|
|
|
enum omap_lcd_display_type type);
|
2011-08-16 10:45:15 +00:00
|
|
|
void dispc_mgr_set_lcd_timings(enum omap_channel channel,
|
2010-12-02 11:27:10 +00:00
|
|
|
struct omap_video_timings *timings);
|
2011-08-16 10:45:15 +00:00
|
|
|
void dispc_mgr_set_pol_freq(enum omap_channel channel,
|
2010-12-02 11:27:11 +00:00
|
|
|
enum omap_panel_config config, u8 acbi, u8 acb);
|
2011-08-16 10:49:15 +00:00
|
|
|
unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
|
|
|
|
unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
|
2011-08-16 10:45:15 +00:00
|
|
|
int dispc_mgr_set_clock_div(enum omap_channel channel,
|
2010-12-02 11:27:11 +00:00
|
|
|
struct dispc_clock_info *cinfo);
|
2011-08-16 10:45:15 +00:00
|
|
|
int dispc_mgr_get_clock_div(enum omap_channel channel,
|
2010-12-02 11:27:11 +00:00
|
|
|
struct dispc_clock_info *cinfo);
|
2011-11-04 16:14:20 +00:00
|
|
|
void dispc_mgr_setup(enum omap_channel channel,
|
|
|
|
struct omap_overlay_manager_info *info);
|
2009-11-03 09:23:50 +00:00
|
|
|
|
|
|
|
/* VENC */
|
2010-05-07 09:58:41 +00:00
|
|
|
#ifdef CONFIG_OMAP2_DSS_VENC
|
2011-01-24 06:22:01 +00:00
|
|
|
int venc_init_platform_driver(void);
|
|
|
|
void venc_uninit_platform_driver(void);
|
2009-11-03 09:23:50 +00:00
|
|
|
void venc_dump_regs(struct seq_file *s);
|
|
|
|
int venc_init_display(struct omap_dss_device *display);
|
2011-09-13 12:58:41 +00:00
|
|
|
unsigned long venc_get_pixel_clock(void);
|
2010-05-07 09:58:41 +00:00
|
|
|
#else
|
2011-01-24 06:22:01 +00:00
|
|
|
static inline int venc_init_platform_driver(void)
|
2010-05-07 09:58:41 +00:00
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
2011-01-24 06:22:01 +00:00
|
|
|
static inline void venc_uninit_platform_driver(void)
|
2010-05-07 09:58:41 +00:00
|
|
|
{
|
|
|
|
}
|
2011-09-13 12:58:41 +00:00
|
|
|
static inline unsigned long venc_get_pixel_clock(void)
|
|
|
|
{
|
|
|
|
WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
|
|
|
|
return 0;
|
|
|
|
}
|
2010-05-07 09:58:41 +00:00
|
|
|
#endif
|
2009-11-03 09:23:50 +00:00
|
|
|
|
2011-03-12 06:34:27 +00:00
|
|
|
/* HDMI */
|
|
|
|
#ifdef CONFIG_OMAP4_DSS_HDMI
|
|
|
|
int hdmi_init_platform_driver(void);
|
|
|
|
void hdmi_uninit_platform_driver(void);
|
|
|
|
int hdmi_init_display(struct omap_dss_device *dssdev);
|
2011-09-13 12:58:41 +00:00
|
|
|
unsigned long hdmi_get_pixel_clock(void);
|
2011-09-22 08:07:45 +00:00
|
|
|
void hdmi_dump_regs(struct seq_file *s);
|
2011-03-12 06:34:27 +00:00
|
|
|
#else
|
|
|
|
static inline int hdmi_init_display(struct omap_dss_device *dssdev)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
static inline int hdmi_init_platform_driver(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
static inline void hdmi_uninit_platform_driver(void)
|
|
|
|
{
|
|
|
|
}
|
2011-09-13 12:58:41 +00:00
|
|
|
static inline unsigned long hdmi_get_pixel_clock(void)
|
|
|
|
{
|
|
|
|
WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
|
|
|
|
return 0;
|
|
|
|
}
|
2011-03-12 06:34:27 +00:00
|
|
|
#endif
|
|
|
|
int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
|
|
|
|
void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
|
|
|
|
void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev);
|
|
|
|
int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
|
|
|
|
struct omap_video_timings *timings);
|
2011-08-25 14:12:56 +00:00
|
|
|
int omapdss_hdmi_read_edid(u8 *buf, int len);
|
2011-08-29 15:10:20 +00:00
|
|
|
bool omapdss_hdmi_detect(void);
|
2011-03-10 10:18:48 +00:00
|
|
|
int hdmi_panel_init(void);
|
|
|
|
void hdmi_panel_exit(void);
|
2011-03-12 06:34:27 +00:00
|
|
|
|
2009-11-03 09:23:50 +00:00
|
|
|
/* RFBI */
|
2010-05-07 09:58:41 +00:00
|
|
|
#ifdef CONFIG_OMAP2_DSS_RFBI
|
2011-01-24 06:21:59 +00:00
|
|
|
int rfbi_init_platform_driver(void);
|
|
|
|
void rfbi_uninit_platform_driver(void);
|
2009-11-03 09:23:50 +00:00
|
|
|
void rfbi_dump_regs(struct seq_file *s);
|
|
|
|
int rfbi_init_display(struct omap_dss_device *display);
|
2010-05-07 09:58:41 +00:00
|
|
|
#else
|
2011-01-24 06:21:59 +00:00
|
|
|
static inline int rfbi_init_platform_driver(void)
|
2010-05-07 09:58:41 +00:00
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
2011-01-24 06:21:59 +00:00
|
|
|
static inline void rfbi_uninit_platform_driver(void)
|
2010-05-07 09:58:41 +00:00
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|
2009-11-03 09:23:50 +00:00
|
|
|
|
2009-12-17 12:35:21 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
|
|
|
|
static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
|
|
|
|
{
|
|
|
|
int b;
|
|
|
|
for (b = 0; b < 32; ++b) {
|
|
|
|
if (irqstatus & (1 << b))
|
|
|
|
irq_arr[b]++;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2009-11-03 09:23:50 +00:00
|
|
|
#endif
|