2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2011-11-25 00:18:01 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2007
|
|
|
|
* Sascha Hauer, Pengutronix
|
|
|
|
*
|
|
|
|
* (C) Copyright 2009 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
|
2014-10-08 20:57:52 +00:00
|
|
|
#include <bootm.h>
|
2011-11-25 00:18:01 +00:00
|
|
|
#include <common.h>
|
2014-10-08 20:57:52 +00:00
|
|
|
#include <netdev.h>
|
2016-09-21 02:28:55 +00:00
|
|
|
#include <linux/errno.h>
|
2011-11-25 00:18:01 +00:00
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/arch/imx-regs.h>
|
|
|
|
#include <asm/arch/clock.h>
|
|
|
|
#include <asm/arch/sys_proto.h>
|
2012-04-29 08:11:13 +00:00
|
|
|
#include <asm/arch/crm_regs.h>
|
2018-01-10 05:20:34 +00:00
|
|
|
#include <asm/mach-imx/boot_mode.h>
|
2015-05-18 13:56:46 +00:00
|
|
|
#include <imx_thermal.h>
|
2012-09-23 07:30:55 +00:00
|
|
|
#include <ipu_pixfmt.h>
|
2014-11-20 13:14:14 +00:00
|
|
|
#include <thermal.h>
|
2014-11-21 10:47:26 +00:00
|
|
|
#include <sata.h>
|
2011-11-25 00:18:01 +00:00
|
|
|
|
2019-06-21 03:42:28 +00:00
|
|
|
#ifdef CONFIG_FSL_ESDHC_IMX
|
|
|
|
#include <fsl_esdhc_imx.h>
|
2011-11-25 00:18:01 +00:00
|
|
|
#endif
|
|
|
|
|
2015-02-15 21:37:21 +00:00
|
|
|
static u32 reset_cause = -1;
|
|
|
|
|
2019-02-01 15:04:51 +00:00
|
|
|
u32 get_imx_reset_cause(void)
|
2011-11-25 00:18:01 +00:00
|
|
|
{
|
|
|
|
struct src *src_regs = (struct src *)SRC_BASE_ADDR;
|
|
|
|
|
2019-02-01 15:04:51 +00:00
|
|
|
if (reset_cause == -1) {
|
|
|
|
reset_cause = readl(&src_regs->srsr);
|
|
|
|
/* preserve the value for U-Boot proper */
|
|
|
|
#if !defined(CONFIG_SPL_BUILD)
|
|
|
|
writel(reset_cause, &src_regs->srsr);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
return reset_cause;
|
|
|
|
}
|
2011-11-25 00:18:01 +00:00
|
|
|
|
2019-02-01 15:04:51 +00:00
|
|
|
#if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
|
|
|
|
static char *get_reset_cause(void)
|
|
|
|
{
|
|
|
|
switch (get_imx_reset_cause()) {
|
2011-11-25 00:18:01 +00:00
|
|
|
case 0x00001:
|
2012-03-13 07:26:48 +00:00
|
|
|
case 0x00011:
|
2011-11-25 00:18:01 +00:00
|
|
|
return "POR";
|
|
|
|
case 0x00004:
|
|
|
|
return "CSU";
|
|
|
|
case 0x00008:
|
|
|
|
return "IPP USER";
|
|
|
|
case 0x00010:
|
2015-09-02 18:54:23 +00:00
|
|
|
#ifdef CONFIG_MX7
|
|
|
|
return "WDOG1";
|
|
|
|
#else
|
2011-11-25 00:18:01 +00:00
|
|
|
return "WDOG";
|
2015-09-02 18:54:23 +00:00
|
|
|
#endif
|
2011-11-25 00:18:01 +00:00
|
|
|
case 0x00020:
|
|
|
|
return "JTAG HIGH-Z";
|
|
|
|
case 0x00040:
|
|
|
|
return "JTAG SW";
|
2015-09-02 18:54:23 +00:00
|
|
|
case 0x00080:
|
|
|
|
return "WDOG3";
|
|
|
|
#ifdef CONFIG_MX7
|
|
|
|
case 0x00100:
|
|
|
|
return "WDOG4";
|
|
|
|
case 0x00200:
|
|
|
|
return "TEMPSENSE";
|
2018-11-20 10:19:25 +00:00
|
|
|
#elif defined(CONFIG_IMX8M)
|
2018-01-10 05:20:25 +00:00
|
|
|
case 0x00100:
|
|
|
|
return "WDOG2";
|
|
|
|
case 0x00200:
|
|
|
|
return "TEMPSENSE";
|
2015-09-02 18:54:23 +00:00
|
|
|
#else
|
|
|
|
case 0x00100:
|
|
|
|
return "TEMPSENSE";
|
2011-11-25 00:18:01 +00:00
|
|
|
case 0x10000:
|
|
|
|
return "WARM BOOT";
|
2015-09-02 18:54:23 +00:00
|
|
|
#endif
|
2011-11-25 00:18:01 +00:00
|
|
|
default:
|
|
|
|
return "unknown reset";
|
|
|
|
}
|
|
|
|
}
|
2015-05-18 11:43:52 +00:00
|
|
|
#endif
|
2015-02-15 21:37:21 +00:00
|
|
|
|
2012-10-23 10:57:48 +00:00
|
|
|
#if defined(CONFIG_MX53) || defined(CONFIG_MX6)
|
|
|
|
#if defined(CONFIG_MX53)
|
2013-11-08 23:50:53 +00:00
|
|
|
#define MEMCTL_BASE ESDCTL_BASE_ADDR
|
2012-10-23 10:57:48 +00:00
|
|
|
#else
|
2013-11-08 23:50:53 +00:00
|
|
|
#define MEMCTL_BASE MMDC_P0_BASE_ADDR
|
2012-10-23 10:57:48 +00:00
|
|
|
#endif
|
|
|
|
static const unsigned char col_lookup[] = {9, 10, 11, 8, 12, 9, 9, 9};
|
|
|
|
static const unsigned char bank_lookup[] = {3, 2};
|
|
|
|
|
2014-06-02 23:13:21 +00:00
|
|
|
/* these MMDC registers are common to the IMX53 and IMX6 */
|
2012-10-23 10:57:48 +00:00
|
|
|
struct esd_mmdc_regs {
|
|
|
|
uint32_t ctl;
|
|
|
|
uint32_t pdc;
|
|
|
|
uint32_t otc;
|
|
|
|
uint32_t cfg0;
|
|
|
|
uint32_t cfg1;
|
|
|
|
uint32_t cfg2;
|
|
|
|
uint32_t misc;
|
|
|
|
};
|
|
|
|
|
|
|
|
#define ESD_MMDC_CTL_GET_ROW(mdctl) ((ctl >> 24) & 7)
|
|
|
|
#define ESD_MMDC_CTL_GET_COLUMN(mdctl) ((ctl >> 20) & 7)
|
|
|
|
#define ESD_MMDC_CTL_GET_WIDTH(mdctl) ((ctl >> 16) & 3)
|
|
|
|
#define ESD_MMDC_CTL_GET_CS1(mdctl) ((ctl >> 30) & 1)
|
|
|
|
#define ESD_MMDC_MISC_GET_BANK(mdmisc) ((misc >> 5) & 1)
|
|
|
|
|
2014-06-02 23:13:21 +00:00
|
|
|
/*
|
|
|
|
* imx_ddr_size - return size in bytes of DRAM according MMDC config
|
|
|
|
* The MMDC MDCTL register holds the number of bits for row, col, and data
|
|
|
|
* width and the MMDC MDMISC register holds the number of banks. Combine
|
|
|
|
* all these bits to determine the meme size the MMDC has been configured for
|
|
|
|
*/
|
2012-10-23 10:57:48 +00:00
|
|
|
unsigned imx_ddr_size(void)
|
|
|
|
{
|
|
|
|
struct esd_mmdc_regs *mem = (struct esd_mmdc_regs *)MEMCTL_BASE;
|
|
|
|
unsigned ctl = readl(&mem->ctl);
|
|
|
|
unsigned misc = readl(&mem->misc);
|
|
|
|
int bits = 11 + 0 + 0 + 1; /* row + col + bank + width */
|
|
|
|
|
|
|
|
bits += ESD_MMDC_CTL_GET_ROW(ctl);
|
|
|
|
bits += col_lookup[ESD_MMDC_CTL_GET_COLUMN(ctl)];
|
|
|
|
bits += bank_lookup[ESD_MMDC_MISC_GET_BANK(misc)];
|
|
|
|
bits += ESD_MMDC_CTL_GET_WIDTH(ctl);
|
|
|
|
bits += ESD_MMDC_CTL_GET_CS1(ctl);
|
2014-08-03 23:47:09 +00:00
|
|
|
|
|
|
|
/* The MX6 can do only 3840 MiB of DRAM */
|
|
|
|
if (bits == 32)
|
|
|
|
return 0xf0000000;
|
|
|
|
|
2012-10-23 10:57:48 +00:00
|
|
|
return 1 << bits;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2017-08-28 19:46:26 +00:00
|
|
|
#if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
|
2012-03-20 04:21:45 +00:00
|
|
|
|
2012-10-23 10:57:46 +00:00
|
|
|
const char *get_imx_type(u32 imxtype)
|
2012-03-20 04:21:45 +00:00
|
|
|
{
|
|
|
|
switch (imxtype) {
|
2018-11-20 10:19:25 +00:00
|
|
|
case MXC_CPU_IMX8MQ:
|
|
|
|
return "8MQ"; /* Quad-core version of the imx8m */
|
2016-02-28 15:33:17 +00:00
|
|
|
case MXC_CPU_MX7S:
|
2016-05-06 18:21:50 +00:00
|
|
|
return "7S"; /* Single-core version of the mx7 */
|
2015-09-02 18:54:23 +00:00
|
|
|
case MXC_CPU_MX7D:
|
|
|
|
return "7D"; /* Dual-core version of the mx7 */
|
2015-07-11 03:38:42 +00:00
|
|
|
case MXC_CPU_MX6QP:
|
|
|
|
return "6QP"; /* Quad-Plus version of the mx6 */
|
|
|
|
case MXC_CPU_MX6DP:
|
|
|
|
return "6DP"; /* Dual-Plus version of the mx6 */
|
2012-10-23 10:57:46 +00:00
|
|
|
case MXC_CPU_MX6Q:
|
2012-03-20 04:21:45 +00:00
|
|
|
return "6Q"; /* Quad-core version of the mx6 */
|
2014-01-26 17:06:41 +00:00
|
|
|
case MXC_CPU_MX6D:
|
|
|
|
return "6D"; /* Dual-core version of the mx6 */
|
2012-10-23 10:57:46 +00:00
|
|
|
case MXC_CPU_MX6DL:
|
|
|
|
return "6DL"; /* Dual Lite version of the mx6 */
|
|
|
|
case MXC_CPU_MX6SOLO:
|
|
|
|
return "6SOLO"; /* Solo version of the mx6 */
|
|
|
|
case MXC_CPU_MX6SL:
|
2012-03-20 04:21:45 +00:00
|
|
|
return "6SL"; /* Solo-Lite version of the mx6 */
|
2016-12-11 11:24:20 +00:00
|
|
|
case MXC_CPU_MX6SLL:
|
|
|
|
return "6SLL"; /* SLL version of the mx6 */
|
2014-06-24 20:40:58 +00:00
|
|
|
case MXC_CPU_MX6SX:
|
|
|
|
return "6SX"; /* SoloX version of the mx6 */
|
2015-07-20 11:28:21 +00:00
|
|
|
case MXC_CPU_MX6UL:
|
|
|
|
return "6UL"; /* Ultra-Lite version of the mx6 */
|
2016-08-11 06:02:38 +00:00
|
|
|
case MXC_CPU_MX6ULL:
|
|
|
|
return "6ULL"; /* ULL version of the mx6 */
|
2019-08-08 09:55:52 +00:00
|
|
|
case MXC_CPU_MX6ULZ:
|
|
|
|
return "6ULZ"; /* ULZ version of the mx6 */
|
2012-10-23 10:57:46 +00:00
|
|
|
case MXC_CPU_MX51:
|
2012-03-20 04:21:45 +00:00
|
|
|
return "51";
|
2012-10-23 10:57:46 +00:00
|
|
|
case MXC_CPU_MX53:
|
2012-03-20 04:21:45 +00:00
|
|
|
return "53";
|
|
|
|
default:
|
2012-06-30 05:07:32 +00:00
|
|
|
return "??";
|
2012-03-20 04:21:45 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-11-25 00:18:01 +00:00
|
|
|
int print_cpuinfo(void)
|
|
|
|
{
|
2015-05-26 17:53:41 +00:00
|
|
|
u32 cpurev;
|
|
|
|
__maybe_unused u32 max_freq;
|
2011-11-25 00:18:01 +00:00
|
|
|
|
2015-09-02 18:54:13 +00:00
|
|
|
cpurev = get_cpu_rev();
|
|
|
|
|
|
|
|
#if defined(CONFIG_IMX_THERMAL)
|
2014-11-20 13:14:14 +00:00
|
|
|
struct udevice *thermal_dev;
|
2015-05-18 13:56:46 +00:00
|
|
|
int cpu_tmp, minc, maxc, ret;
|
2012-03-20 04:21:45 +00:00
|
|
|
|
2015-05-18 14:02:25 +00:00
|
|
|
printf("CPU: Freescale i.MX%s rev%d.%d",
|
|
|
|
get_imx_type((cpurev & 0xFF000) >> 12),
|
|
|
|
(cpurev & 0x000F0) >> 4,
|
|
|
|
(cpurev & 0x0000F) >> 0);
|
|
|
|
max_freq = get_cpu_speed_grade_hz();
|
|
|
|
if (!max_freq || max_freq == mxc_get_clock(MXC_ARM_CLK)) {
|
|
|
|
printf(" at %dMHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
|
|
|
|
} else {
|
|
|
|
printf(" %d MHz (running at %d MHz)\n", max_freq / 1000000,
|
|
|
|
mxc_get_clock(MXC_ARM_CLK) / 1000000);
|
|
|
|
}
|
|
|
|
#else
|
2012-03-20 04:21:45 +00:00
|
|
|
printf("CPU: Freescale i.MX%s rev%d.%d at %d MHz\n",
|
|
|
|
get_imx_type((cpurev & 0xFF000) >> 12),
|
2011-11-25 00:18:01 +00:00
|
|
|
(cpurev & 0x000F0) >> 4,
|
|
|
|
(cpurev & 0x0000F) >> 0,
|
|
|
|
mxc_get_clock(MXC_ARM_CLK) / 1000000);
|
2015-05-18 14:02:25 +00:00
|
|
|
#endif
|
2014-11-20 13:14:14 +00:00
|
|
|
|
2015-09-02 18:54:13 +00:00
|
|
|
#if defined(CONFIG_IMX_THERMAL)
|
2015-05-18 13:56:46 +00:00
|
|
|
puts("CPU: ");
|
|
|
|
switch (get_cpu_temp_grade(&minc, &maxc)) {
|
|
|
|
case TEMP_AUTOMOTIVE:
|
|
|
|
puts("Automotive temperature grade ");
|
|
|
|
break;
|
|
|
|
case TEMP_INDUSTRIAL:
|
|
|
|
puts("Industrial temperature grade ");
|
|
|
|
break;
|
|
|
|
case TEMP_EXTCOMMERCIAL:
|
|
|
|
puts("Extended Commercial temperature grade ");
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
puts("Commercial temperature grade ");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
printf("(%dC to %dC)", minc, maxc);
|
2014-11-20 13:14:14 +00:00
|
|
|
ret = uclass_get_device(UCLASS_THERMAL, 0, &thermal_dev);
|
|
|
|
if (!ret) {
|
|
|
|
ret = thermal_get_temp(thermal_dev, &cpu_tmp);
|
|
|
|
|
|
|
|
if (!ret)
|
2015-05-18 13:56:46 +00:00
|
|
|
printf(" at %dC\n", cpu_tmp);
|
2014-11-20 13:14:14 +00:00
|
|
|
else
|
2015-09-08 17:43:10 +00:00
|
|
|
debug(" - invalid sensor data\n");
|
2014-11-20 13:14:14 +00:00
|
|
|
} else {
|
2015-09-08 17:43:10 +00:00
|
|
|
debug(" - invalid sensor device\n");
|
2014-11-20 13:14:14 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2011-11-25 00:18:01 +00:00
|
|
|
printf("Reset cause: %s\n", get_reset_cause());
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
int cpu_eth_init(bd_t *bis)
|
|
|
|
{
|
|
|
|
int rc = -ENODEV;
|
|
|
|
|
|
|
|
#if defined(CONFIG_FEC_MXC)
|
|
|
|
rc = fecmxc_initialize(bis);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
return rc;
|
|
|
|
}
|
|
|
|
|
2019-06-21 03:42:28 +00:00
|
|
|
#ifdef CONFIG_FSL_ESDHC_IMX
|
2011-11-25 00:18:01 +00:00
|
|
|
/*
|
|
|
|
* Initializes on-chip MMC controllers.
|
|
|
|
* to override, implement board_mmc_init()
|
|
|
|
*/
|
|
|
|
int cpu_mmc_init(bd_t *bis)
|
|
|
|
{
|
|
|
|
return fsl_esdhc_mmc_init(bis);
|
|
|
|
}
|
2012-08-17 10:42:55 +00:00
|
|
|
#endif
|
2011-11-25 00:18:01 +00:00
|
|
|
|
2018-11-20 10:19:25 +00:00
|
|
|
#if !(defined(CONFIG_MX7) || defined(CONFIG_IMX8M))
|
2012-04-29 08:11:13 +00:00
|
|
|
u32 get_ahb_clk(void)
|
|
|
|
{
|
|
|
|
struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
|
|
|
|
u32 reg, ahb_podf;
|
|
|
|
|
|
|
|
reg = __raw_readl(&imx_ccm->cbcdr);
|
|
|
|
reg &= MXC_CCM_CBCDR_AHB_PODF_MASK;
|
|
|
|
ahb_podf = reg >> MXC_CCM_CBCDR_AHB_PODF_OFFSET;
|
|
|
|
|
|
|
|
return get_periph_clk() / (ahb_podf + 1);
|
|
|
|
}
|
2015-09-02 18:54:23 +00:00
|
|
|
#endif
|
2012-09-23 07:30:55 +00:00
|
|
|
|
|
|
|
void arch_preboot_os(void)
|
|
|
|
{
|
2019-06-09 01:50:51 +00:00
|
|
|
#if defined(CONFIG_PCIE_IMX) && !CONFIG_IS_ENABLED(DM_PCI)
|
2017-05-12 19:58:41 +00:00
|
|
|
imx_pcie_remove();
|
|
|
|
#endif
|
2017-06-15 03:28:25 +00:00
|
|
|
#if defined(CONFIG_SATA)
|
2019-07-02 13:10:52 +00:00
|
|
|
if (!is_mx6sdl()) {
|
|
|
|
sata_remove(0);
|
2014-11-27 09:11:41 +00:00
|
|
|
#if defined(CONFIG_MX6)
|
2019-07-02 13:10:52 +00:00
|
|
|
disable_sata_clock();
|
2014-11-27 09:11:41 +00:00
|
|
|
#endif
|
2019-07-02 13:10:52 +00:00
|
|
|
}
|
2014-11-21 10:47:26 +00:00
|
|
|
#endif
|
|
|
|
#if defined(CONFIG_VIDEO_IPUV3)
|
2012-09-23 07:30:55 +00:00
|
|
|
/* disable video before launching O/S */
|
|
|
|
ipuv3_fb_shutdown();
|
|
|
|
#endif
|
2019-06-03 21:05:59 +00:00
|
|
|
#if defined(CONFIG_VIDEO_MXS) && !defined(CONFIG_DM_VIDEO)
|
2015-10-29 07:54:51 +00:00
|
|
|
lcdif_power_down();
|
|
|
|
#endif
|
2014-11-21 10:47:26 +00:00
|
|
|
}
|
2014-11-14 13:27:21 +00:00
|
|
|
|
2018-11-20 10:19:25 +00:00
|
|
|
#ifndef CONFIG_IMX8M
|
2014-11-14 13:27:21 +00:00
|
|
|
void set_chipselect_size(int const cs_size)
|
|
|
|
{
|
|
|
|
unsigned int reg;
|
|
|
|
struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
|
|
|
|
reg = readl(&iomuxc_regs->gpr[1]);
|
|
|
|
|
|
|
|
switch (cs_size) {
|
|
|
|
case CS0_128:
|
|
|
|
reg &= ~0x7; /* CS0=128MB, CS1=0, CS2=0, CS3=0 */
|
|
|
|
reg |= 0x5;
|
|
|
|
break;
|
|
|
|
case CS0_64M_CS1_64M:
|
|
|
|
reg &= ~0x3F; /* CS0=64MB, CS1=64MB, CS2=0, CS3=0 */
|
|
|
|
reg |= 0x1B;
|
|
|
|
break;
|
|
|
|
case CS0_64M_CS1_32M_CS2_32M:
|
|
|
|
reg &= ~0x1FF; /* CS0=64MB, CS1=32MB, CS2=32MB, CS3=0 */
|
|
|
|
reg |= 0x4B;
|
|
|
|
break;
|
|
|
|
case CS0_32M_CS1_32M_CS2_32M_CS3_32M:
|
|
|
|
reg &= ~0xFFF; /* CS0=32MB, CS1=32MB, CS2=32MB, CS3=32MB */
|
|
|
|
reg |= 0x249;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printf("Unknown chip select size: %d\n", cs_size);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
writel(reg, &iomuxc_regs->gpr[1]);
|
|
|
|
}
|
2018-01-10 05:20:25 +00:00
|
|
|
#endif
|
2017-11-27 12:25:09 +00:00
|
|
|
|
2018-11-20 10:19:25 +00:00
|
|
|
#if defined(CONFIG_MX7) || defined(CONFIG_IMX8M)
|
2018-01-10 05:20:29 +00:00
|
|
|
/*
|
|
|
|
* OCOTP_TESTER3[9:8] (see Fusemap Description Table offset 0x440)
|
|
|
|
* defines a 2-bit SPEED_GRADING
|
|
|
|
*/
|
|
|
|
#define OCOTP_TESTER3_SPEED_SHIFT 8
|
2018-01-10 05:20:30 +00:00
|
|
|
enum cpu_speed {
|
|
|
|
OCOTP_TESTER3_SPEED_GRADE0,
|
|
|
|
OCOTP_TESTER3_SPEED_GRADE1,
|
|
|
|
OCOTP_TESTER3_SPEED_GRADE2,
|
|
|
|
OCOTP_TESTER3_SPEED_GRADE3,
|
|
|
|
};
|
2018-01-10 05:20:29 +00:00
|
|
|
|
|
|
|
u32 get_cpu_speed_grade_hz(void)
|
|
|
|
{
|
|
|
|
struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
|
|
|
|
struct fuse_bank *bank = &ocotp->bank[1];
|
|
|
|
struct fuse_bank1_regs *fuse =
|
|
|
|
(struct fuse_bank1_regs *)bank->fuse_regs;
|
|
|
|
uint32_t val;
|
|
|
|
|
|
|
|
val = readl(&fuse->tester3);
|
|
|
|
val >>= OCOTP_TESTER3_SPEED_SHIFT;
|
|
|
|
val &= 0x3;
|
|
|
|
|
|
|
|
switch(val) {
|
2018-01-10 05:20:30 +00:00
|
|
|
case OCOTP_TESTER3_SPEED_GRADE0:
|
2018-01-10 05:20:29 +00:00
|
|
|
return 800000000;
|
2018-01-10 05:20:30 +00:00
|
|
|
case OCOTP_TESTER3_SPEED_GRADE1:
|
|
|
|
return is_mx7() ? 500000000 : 1000000000;
|
|
|
|
case OCOTP_TESTER3_SPEED_GRADE2:
|
|
|
|
return is_mx7() ? 1000000000 : 1300000000;
|
|
|
|
case OCOTP_TESTER3_SPEED_GRADE3:
|
|
|
|
return is_mx7() ? 1200000000 : 1500000000;
|
2018-01-10 05:20:29 +00:00
|
|
|
}
|
2018-01-10 05:20:30 +00:00
|
|
|
|
2018-01-10 05:20:29 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* OCOTP_TESTER3[7:6] (see Fusemap Description Table offset 0x440)
|
|
|
|
* defines a 2-bit SPEED_GRADING
|
|
|
|
*/
|
|
|
|
#define OCOTP_TESTER3_TEMP_SHIFT 6
|
|
|
|
|
|
|
|
u32 get_cpu_temp_grade(int *minc, int *maxc)
|
|
|
|
{
|
|
|
|
struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
|
|
|
|
struct fuse_bank *bank = &ocotp->bank[1];
|
|
|
|
struct fuse_bank1_regs *fuse =
|
|
|
|
(struct fuse_bank1_regs *)bank->fuse_regs;
|
|
|
|
uint32_t val;
|
|
|
|
|
|
|
|
val = readl(&fuse->tester3);
|
|
|
|
val >>= OCOTP_TESTER3_TEMP_SHIFT;
|
|
|
|
val &= 0x3;
|
|
|
|
|
|
|
|
if (minc && maxc) {
|
|
|
|
if (val == TEMP_AUTOMOTIVE) {
|
|
|
|
*minc = -40;
|
|
|
|
*maxc = 125;
|
|
|
|
} else if (val == TEMP_INDUSTRIAL) {
|
|
|
|
*minc = -40;
|
|
|
|
*maxc = 105;
|
|
|
|
} else if (val == TEMP_EXTCOMMERCIAL) {
|
|
|
|
*minc = -20;
|
|
|
|
*maxc = 105;
|
|
|
|
} else {
|
|
|
|
*minc = 0;
|
|
|
|
*maxc = 95;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2018-11-20 10:19:25 +00:00
|
|
|
#if defined(CONFIG_MX7) || defined(CONFIG_IMX8M)
|
2018-01-10 05:20:34 +00:00
|
|
|
enum boot_device get_boot_device(void)
|
|
|
|
{
|
|
|
|
struct bootrom_sw_info **p =
|
|
|
|
(struct bootrom_sw_info **)(ulong)ROM_SW_INFO_ADDR;
|
|
|
|
|
|
|
|
enum boot_device boot_dev = SD1_BOOT;
|
|
|
|
u8 boot_type = (*p)->boot_dev_type;
|
|
|
|
u8 boot_instance = (*p)->boot_dev_instance;
|
|
|
|
|
|
|
|
switch (boot_type) {
|
|
|
|
case BOOT_TYPE_SD:
|
|
|
|
boot_dev = boot_instance + SD1_BOOT;
|
|
|
|
break;
|
|
|
|
case BOOT_TYPE_MMC:
|
|
|
|
boot_dev = boot_instance + MMC1_BOOT;
|
|
|
|
break;
|
|
|
|
case BOOT_TYPE_NAND:
|
|
|
|
boot_dev = NAND_BOOT;
|
|
|
|
break;
|
|
|
|
case BOOT_TYPE_QSPI:
|
|
|
|
boot_dev = QSPI_BOOT;
|
|
|
|
break;
|
|
|
|
case BOOT_TYPE_WEIM:
|
|
|
|
boot_dev = WEIM_NOR_BOOT;
|
|
|
|
break;
|
|
|
|
case BOOT_TYPE_SPINOR:
|
|
|
|
boot_dev = SPI_NOR_BOOT;
|
|
|
|
break;
|
2018-11-20 10:19:25 +00:00
|
|
|
#ifdef CONFIG_IMX8M
|
2018-01-10 05:20:35 +00:00
|
|
|
case BOOT_TYPE_USB:
|
|
|
|
boot_dev = USB_BOOT;
|
|
|
|
break;
|
|
|
|
#endif
|
2018-01-10 05:20:34 +00:00
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return boot_dev;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2017-11-27 12:25:09 +00:00
|
|
|
#ifdef CONFIG_NXP_BOARD_REVISION
|
|
|
|
int nxp_board_rev(void)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Get Board ID information from OCOTP_GP1[15:8]
|
|
|
|
* RevA: 0x1
|
|
|
|
* RevB: 0x2
|
|
|
|
* RevC: 0x3
|
|
|
|
*/
|
|
|
|
struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
|
|
|
|
struct fuse_bank *bank = &ocotp->bank[4];
|
|
|
|
struct fuse_bank4_regs *fuse =
|
|
|
|
(struct fuse_bank4_regs *)bank->fuse_regs;
|
|
|
|
|
|
|
|
return (readl(&fuse->gp1) >> 8 & 0x0F);
|
|
|
|
}
|
|
|
|
|
|
|
|
char nxp_board_rev_string(void)
|
|
|
|
{
|
|
|
|
const char *rev = "A";
|
|
|
|
|
|
|
|
return (*rev + nxp_board_rev() - 1);
|
|
|
|
}
|
|
|
|
#endif
|