2005-09-26 06:04:21 +00:00
|
|
|
/*
|
|
|
|
* arch/powerpc/kernel/mpic.c
|
|
|
|
*
|
|
|
|
* Driver for interrupt controllers following the OpenPIC standard, the
|
|
|
|
* common implementation beeing IBM's MPIC. This driver also can deal
|
|
|
|
* with various broken implementations of this HW.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
|
2012-07-09 08:45:42 +00:00
|
|
|
* Copyright 2010-2012 Freescale Semiconductor, Inc.
|
2005-09-26 06:04:21 +00:00
|
|
|
*
|
|
|
|
* This file is subject to the terms and conditions of the GNU General Public
|
|
|
|
* License. See the file COPYING in the main directory of this archive
|
|
|
|
* for more details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#undef DEBUG
|
2005-12-14 02:10:10 +00:00
|
|
|
#undef DEBUG_IPI
|
|
|
|
#undef DEBUG_IRQ
|
|
|
|
#undef DEBUG_LOW
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
#include <linux/smp.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
#include <linux/pci.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 08:04:11 +00:00
|
|
|
#include <linux/slab.h>
|
2011-04-26 17:14:57 +00:00
|
|
|
#include <linux/syscore_ops.h>
|
2011-06-04 05:36:54 +00:00
|
|
|
#include <linux/ratelimit.h>
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
#include <asm/ptrace.h>
|
|
|
|
#include <asm/signal.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/pgtable.h>
|
|
|
|
#include <asm/irq.h>
|
|
|
|
#include <asm/machdep.h>
|
|
|
|
#include <asm/mpic.h>
|
|
|
|
#include <asm/smp.h>
|
|
|
|
|
2007-05-08 02:58:36 +00:00
|
|
|
#include "mpic.h"
|
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
#ifdef DEBUG
|
|
|
|
#define DBG(fmt...) printk(fmt)
|
|
|
|
#else
|
|
|
|
#define DBG(fmt...)
|
|
|
|
#endif
|
|
|
|
|
2013-04-09 02:22:31 +00:00
|
|
|
struct bus_type mpic_subsys = {
|
|
|
|
.name = "mpic",
|
|
|
|
.dev_name = "mpic",
|
|
|
|
};
|
|
|
|
EXPORT_SYMBOL_GPL(mpic_subsys);
|
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
static struct mpic *mpics;
|
|
|
|
static struct mpic *mpic_primary;
|
2010-02-18 02:23:18 +00:00
|
|
|
static DEFINE_RAW_SPINLOCK(mpic_lock);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2005-10-01 03:49:08 +00:00
|
|
|
#ifdef CONFIG_PPC32 /* XXX for now */
|
2005-11-29 19:25:54 +00:00
|
|
|
#ifdef CONFIG_IRQ_ALL_CPUS
|
2013-05-27 21:59:43 +00:00
|
|
|
#define distribute_irqs (1)
|
2005-11-29 19:25:54 +00:00
|
|
|
#else
|
|
|
|
#define distribute_irqs (0)
|
|
|
|
#endif
|
2005-10-01 03:49:08 +00:00
|
|
|
#endif
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2006-08-25 04:16:30 +00:00
|
|
|
#ifdef CONFIG_MPIC_WEIRD
|
|
|
|
static u32 mpic_infos[][MPIC_IDX_END] = {
|
|
|
|
[0] = { /* Original OpenPIC compatible MPIC */
|
|
|
|
MPIC_GREG_BASE,
|
|
|
|
MPIC_GREG_FEATURE_0,
|
|
|
|
MPIC_GREG_GLOBAL_CONF_0,
|
|
|
|
MPIC_GREG_VENDOR_ID,
|
|
|
|
MPIC_GREG_IPI_VECTOR_PRI_0,
|
|
|
|
MPIC_GREG_IPI_STRIDE,
|
|
|
|
MPIC_GREG_SPURIOUS,
|
|
|
|
MPIC_GREG_TIMER_FREQ,
|
|
|
|
|
|
|
|
MPIC_TIMER_BASE,
|
|
|
|
MPIC_TIMER_STRIDE,
|
|
|
|
MPIC_TIMER_CURRENT_CNT,
|
|
|
|
MPIC_TIMER_BASE_CNT,
|
|
|
|
MPIC_TIMER_VECTOR_PRI,
|
|
|
|
MPIC_TIMER_DESTINATION,
|
|
|
|
|
|
|
|
MPIC_CPU_BASE,
|
|
|
|
MPIC_CPU_STRIDE,
|
|
|
|
MPIC_CPU_IPI_DISPATCH_0,
|
|
|
|
MPIC_CPU_IPI_DISPATCH_STRIDE,
|
|
|
|
MPIC_CPU_CURRENT_TASK_PRI,
|
|
|
|
MPIC_CPU_WHOAMI,
|
|
|
|
MPIC_CPU_INTACK,
|
|
|
|
MPIC_CPU_EOI,
|
2007-12-20 19:11:18 +00:00
|
|
|
MPIC_CPU_MCACK,
|
2006-08-25 04:16:30 +00:00
|
|
|
|
|
|
|
MPIC_IRQ_BASE,
|
|
|
|
MPIC_IRQ_STRIDE,
|
|
|
|
MPIC_IRQ_VECTOR_PRI,
|
|
|
|
MPIC_VECPRI_VECTOR_MASK,
|
|
|
|
MPIC_VECPRI_POLARITY_POSITIVE,
|
|
|
|
MPIC_VECPRI_POLARITY_NEGATIVE,
|
|
|
|
MPIC_VECPRI_SENSE_LEVEL,
|
|
|
|
MPIC_VECPRI_SENSE_EDGE,
|
|
|
|
MPIC_VECPRI_POLARITY_MASK,
|
|
|
|
MPIC_VECPRI_SENSE_MASK,
|
|
|
|
MPIC_IRQ_DESTINATION
|
|
|
|
},
|
|
|
|
[1] = { /* Tsi108/109 PIC */
|
|
|
|
TSI108_GREG_BASE,
|
|
|
|
TSI108_GREG_FEATURE_0,
|
|
|
|
TSI108_GREG_GLOBAL_CONF_0,
|
|
|
|
TSI108_GREG_VENDOR_ID,
|
|
|
|
TSI108_GREG_IPI_VECTOR_PRI_0,
|
|
|
|
TSI108_GREG_IPI_STRIDE,
|
|
|
|
TSI108_GREG_SPURIOUS,
|
|
|
|
TSI108_GREG_TIMER_FREQ,
|
|
|
|
|
|
|
|
TSI108_TIMER_BASE,
|
|
|
|
TSI108_TIMER_STRIDE,
|
|
|
|
TSI108_TIMER_CURRENT_CNT,
|
|
|
|
TSI108_TIMER_BASE_CNT,
|
|
|
|
TSI108_TIMER_VECTOR_PRI,
|
|
|
|
TSI108_TIMER_DESTINATION,
|
|
|
|
|
|
|
|
TSI108_CPU_BASE,
|
|
|
|
TSI108_CPU_STRIDE,
|
|
|
|
TSI108_CPU_IPI_DISPATCH_0,
|
|
|
|
TSI108_CPU_IPI_DISPATCH_STRIDE,
|
|
|
|
TSI108_CPU_CURRENT_TASK_PRI,
|
|
|
|
TSI108_CPU_WHOAMI,
|
|
|
|
TSI108_CPU_INTACK,
|
|
|
|
TSI108_CPU_EOI,
|
2007-12-20 19:11:18 +00:00
|
|
|
TSI108_CPU_MCACK,
|
2006-08-25 04:16:30 +00:00
|
|
|
|
|
|
|
TSI108_IRQ_BASE,
|
|
|
|
TSI108_IRQ_STRIDE,
|
|
|
|
TSI108_IRQ_VECTOR_PRI,
|
|
|
|
TSI108_VECPRI_VECTOR_MASK,
|
|
|
|
TSI108_VECPRI_POLARITY_POSITIVE,
|
|
|
|
TSI108_VECPRI_POLARITY_NEGATIVE,
|
|
|
|
TSI108_VECPRI_SENSE_LEVEL,
|
|
|
|
TSI108_VECPRI_SENSE_EDGE,
|
|
|
|
TSI108_VECPRI_POLARITY_MASK,
|
|
|
|
TSI108_VECPRI_SENSE_MASK,
|
|
|
|
TSI108_IRQ_DESTINATION
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
|
|
|
|
|
|
|
|
#else /* CONFIG_MPIC_WEIRD */
|
|
|
|
|
|
|
|
#define MPIC_INFO(name) MPIC_##name
|
|
|
|
|
|
|
|
#endif /* CONFIG_MPIC_WEIRD */
|
|
|
|
|
2011-03-14 10:01:07 +00:00
|
|
|
static inline unsigned int mpic_processor_id(struct mpic *mpic)
|
|
|
|
{
|
|
|
|
unsigned int cpu = 0;
|
|
|
|
|
2011-12-02 06:28:03 +00:00
|
|
|
if (!(mpic->flags & MPIC_SECONDARY))
|
2011-03-14 10:01:07 +00:00
|
|
|
cpu = hard_smp_processor_id();
|
|
|
|
|
|
|
|
return cpu;
|
|
|
|
}
|
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
/*
|
|
|
|
* Register accessor functions
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
2006-11-11 06:24:55 +00:00
|
|
|
static inline u32 _mpic_read(enum mpic_reg_type type,
|
|
|
|
struct mpic_reg_bank *rb,
|
|
|
|
unsigned int reg)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2006-11-11 06:24:55 +00:00
|
|
|
switch(type) {
|
|
|
|
#ifdef CONFIG_PPC_DCR
|
|
|
|
case mpic_access_dcr:
|
2007-10-15 09:34:36 +00:00
|
|
|
return dcr_read(rb->dhost, reg);
|
2006-11-11 06:24:55 +00:00
|
|
|
#endif
|
|
|
|
case mpic_access_mmio_be:
|
|
|
|
return in_be32(rb->base + (reg >> 2));
|
|
|
|
case mpic_access_mmio_le:
|
|
|
|
default:
|
|
|
|
return in_le32(rb->base + (reg >> 2));
|
|
|
|
}
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
2006-11-11 06:24:55 +00:00
|
|
|
static inline void _mpic_write(enum mpic_reg_type type,
|
|
|
|
struct mpic_reg_bank *rb,
|
|
|
|
unsigned int reg, u32 value)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2006-11-11 06:24:55 +00:00
|
|
|
switch(type) {
|
|
|
|
#ifdef CONFIG_PPC_DCR
|
|
|
|
case mpic_access_dcr:
|
2008-02-21 09:39:01 +00:00
|
|
|
dcr_write(rb->dhost, reg, value);
|
|
|
|
break;
|
2006-11-11 06:24:55 +00:00
|
|
|
#endif
|
|
|
|
case mpic_access_mmio_be:
|
2008-02-21 09:39:01 +00:00
|
|
|
out_be32(rb->base + (reg >> 2), value);
|
|
|
|
break;
|
2006-11-11 06:24:55 +00:00
|
|
|
case mpic_access_mmio_le:
|
|
|
|
default:
|
2008-02-21 09:39:01 +00:00
|
|
|
out_le32(rb->base + (reg >> 2), value);
|
|
|
|
break;
|
2006-11-11 06:24:55 +00:00
|
|
|
}
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
|
|
|
|
{
|
2006-11-11 06:24:55 +00:00
|
|
|
enum mpic_reg_type type = mpic->reg_type;
|
2006-08-25 04:16:30 +00:00
|
|
|
unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
|
|
|
|
(ipi * MPIC_INFO(GREG_IPI_STRIDE));
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2006-11-11 06:24:55 +00:00
|
|
|
if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
|
|
|
|
type = mpic_access_mmio_be;
|
|
|
|
return _mpic_read(type, &mpic->gregs, offset);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
|
|
|
|
{
|
2006-08-25 04:16:30 +00:00
|
|
|
unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
|
|
|
|
(ipi * MPIC_INFO(GREG_IPI_STRIDE));
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2006-11-11 06:24:55 +00:00
|
|
|
_mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
2012-07-09 08:45:42 +00:00
|
|
|
static inline unsigned int mpic_tm_offset(struct mpic *mpic, unsigned int tm)
|
2011-03-24 21:43:55 +00:00
|
|
|
{
|
2012-07-09 08:45:42 +00:00
|
|
|
return (tm >> 2) * MPIC_TIMER_GROUP_STRIDE +
|
|
|
|
(tm & 3) * MPIC_INFO(TIMER_STRIDE);
|
|
|
|
}
|
2011-03-24 21:43:55 +00:00
|
|
|
|
2012-07-09 08:45:42 +00:00
|
|
|
static inline u32 _mpic_tm_read(struct mpic *mpic, unsigned int tm)
|
|
|
|
{
|
|
|
|
unsigned int offset = mpic_tm_offset(mpic, tm) +
|
|
|
|
MPIC_INFO(TIMER_VECTOR_PRI);
|
2011-03-24 21:43:55 +00:00
|
|
|
|
|
|
|
return _mpic_read(mpic->reg_type, &mpic->tmregs, offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void _mpic_tm_write(struct mpic *mpic, unsigned int tm, u32 value)
|
|
|
|
{
|
2012-07-09 08:45:42 +00:00
|
|
|
unsigned int offset = mpic_tm_offset(mpic, tm) +
|
|
|
|
MPIC_INFO(TIMER_VECTOR_PRI);
|
2011-03-24 21:43:55 +00:00
|
|
|
|
|
|
|
_mpic_write(mpic->reg_type, &mpic->tmregs, offset, value);
|
|
|
|
}
|
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
|
|
|
|
{
|
2011-03-14 10:01:07 +00:00
|
|
|
unsigned int cpu = mpic_processor_id(mpic);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2006-11-11 06:24:55 +00:00
|
|
|
return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
|
|
|
|
{
|
2011-03-14 10:01:07 +00:00
|
|
|
unsigned int cpu = mpic_processor_id(mpic);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2006-11-11 06:24:55 +00:00
|
|
|
_mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
|
|
|
|
{
|
|
|
|
unsigned int isu = src_no >> mpic->isu_shift;
|
|
|
|
unsigned int idx = src_no & mpic->isu_mask;
|
2009-07-05 16:08:52 +00:00
|
|
|
unsigned int val;
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2009-07-05 16:08:52 +00:00
|
|
|
val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
|
|
|
|
reg + (idx * MPIC_INFO(IRQ_STRIDE)));
|
2007-09-07 19:13:19 +00:00
|
|
|
#ifdef CONFIG_MPIC_BROKEN_REGREAD
|
|
|
|
if (reg == 0)
|
2009-07-05 16:08:52 +00:00
|
|
|
val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
|
|
|
|
mpic->isu_reg0_shadow[src_no];
|
2007-09-07 19:13:19 +00:00
|
|
|
#endif
|
2009-07-05 16:08:52 +00:00
|
|
|
return val;
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
|
|
|
|
unsigned int reg, u32 value)
|
|
|
|
{
|
|
|
|
unsigned int isu = src_no >> mpic->isu_shift;
|
|
|
|
unsigned int idx = src_no & mpic->isu_mask;
|
|
|
|
|
2006-11-11 06:24:55 +00:00
|
|
|
_mpic_write(mpic->reg_type, &mpic->isus[isu],
|
2006-08-25 04:16:30 +00:00
|
|
|
reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
|
2007-09-07 19:13:19 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_MPIC_BROKEN_REGREAD
|
|
|
|
if (reg == 0)
|
2009-07-05 16:08:52 +00:00
|
|
|
mpic->isu_reg0_shadow[src_no] =
|
|
|
|
value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
|
2007-09-07 19:13:19 +00:00
|
|
|
#endif
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
2006-11-11 06:24:55 +00:00
|
|
|
#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
|
|
|
|
#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
|
2005-09-26 06:04:21 +00:00
|
|
|
#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
|
|
|
|
#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
|
2011-03-24 21:43:55 +00:00
|
|
|
#define mpic_tm_read(i) _mpic_tm_read(mpic,(i))
|
|
|
|
#define mpic_tm_write(i,v) _mpic_tm_write(mpic,(i),(v))
|
2005-09-26 06:04:21 +00:00
|
|
|
#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
|
|
|
|
#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
|
|
|
|
#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
|
|
|
|
#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Low level utility functions
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
2008-01-15 02:56:18 +00:00
|
|
|
static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
|
2006-11-11 06:24:55 +00:00
|
|
|
struct mpic_reg_bank *rb, unsigned int offset,
|
|
|
|
unsigned int size)
|
|
|
|
{
|
|
|
|
rb->base = ioremap(phys_addr + offset, size);
|
|
|
|
BUG_ON(rb->base == NULL);
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_PPC_DCR
|
2011-12-02 06:28:06 +00:00
|
|
|
static void _mpic_map_dcr(struct mpic *mpic, struct mpic_reg_bank *rb,
|
2006-11-11 06:24:55 +00:00
|
|
|
unsigned int offset, unsigned int size)
|
|
|
|
{
|
2011-12-02 06:28:06 +00:00
|
|
|
phys_addr_t phys_addr = dcr_resource_start(mpic->node, 0);
|
2011-12-02 06:28:04 +00:00
|
|
|
rb->dhost = dcr_map(mpic->node, phys_addr + offset, size);
|
2006-11-11 06:24:55 +00:00
|
|
|
BUG_ON(!DCR_MAP_OK(rb->dhost));
|
|
|
|
}
|
|
|
|
|
2011-12-02 06:28:06 +00:00
|
|
|
static inline void mpic_map(struct mpic *mpic,
|
2009-06-22 16:47:59 +00:00
|
|
|
phys_addr_t phys_addr, struct mpic_reg_bank *rb,
|
|
|
|
unsigned int offset, unsigned int size)
|
2006-11-11 06:24:55 +00:00
|
|
|
{
|
|
|
|
if (mpic->flags & MPIC_USES_DCR)
|
2011-12-02 06:28:06 +00:00
|
|
|
_mpic_map_dcr(mpic, rb, offset, size);
|
2006-11-11 06:24:55 +00:00
|
|
|
else
|
|
|
|
_mpic_map_mmio(mpic, phys_addr, rb, offset, size);
|
|
|
|
}
|
|
|
|
#else /* CONFIG_PPC_DCR */
|
2011-12-02 06:28:06 +00:00
|
|
|
#define mpic_map(m,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
|
2006-11-11 06:24:55 +00:00
|
|
|
#endif /* !CONFIG_PPC_DCR */
|
|
|
|
|
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
/* Check if we have one of those nice broken MPICs with a flipped endian on
|
|
|
|
* reads from IPI registers
|
|
|
|
*/
|
|
|
|
static void __init mpic_test_broken_ipi(struct mpic *mpic)
|
|
|
|
{
|
|
|
|
u32 r;
|
|
|
|
|
2006-08-25 04:16:30 +00:00
|
|
|
mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
|
|
|
|
r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
|
|
|
|
printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
|
|
|
|
mpic->flags |= MPIC_BROKEN_IPI;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2007-04-23 08:47:08 +00:00
|
|
|
#ifdef CONFIG_MPIC_U3_HT_IRQS
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
|
|
|
|
* to force the edge setting on the MPIC and do the ack workaround.
|
|
|
|
*/
|
2005-12-14 02:10:10 +00:00
|
|
|
static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2005-12-14 02:10:10 +00:00
|
|
|
if (source >= 128 || !mpic->fixups)
|
2005-09-26 06:04:21 +00:00
|
|
|
return 0;
|
2005-12-14 02:10:10 +00:00
|
|
|
return mpic->fixups[source].base != NULL;
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
2005-12-13 07:04:29 +00:00
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2005-12-14 02:10:10 +00:00
|
|
|
struct mpic_irq_fixup *fixup = &mpic->fixups[source];
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
if (fixup->applebase) {
|
|
|
|
unsigned int soff = (fixup->index >> 3) & ~3;
|
|
|
|
unsigned int mask = 1U << (fixup->index & 0x1f);
|
|
|
|
writel(mask, fixup->applebase + soff);
|
|
|
|
} else {
|
2010-02-18 02:23:18 +00:00
|
|
|
raw_spin_lock(&mpic->fixup_lock);
|
2005-12-14 02:10:10 +00:00
|
|
|
writeb(0x11 + 2 * fixup->index, fixup->base + 2);
|
|
|
|
writel(fixup->data, fixup->base + 4);
|
2010-02-18 02:23:18 +00:00
|
|
|
raw_spin_unlock(&mpic->fixup_lock);
|
2005-12-14 02:10:10 +00:00
|
|
|
}
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
|
2011-03-25 15:20:15 +00:00
|
|
|
bool level)
|
2005-12-14 02:10:10 +00:00
|
|
|
{
|
|
|
|
struct mpic_irq_fixup *fixup = &mpic->fixups[source];
|
|
|
|
unsigned long flags;
|
|
|
|
u32 tmp;
|
|
|
|
|
|
|
|
if (fixup->base == NULL)
|
|
|
|
return;
|
|
|
|
|
2011-03-25 15:20:15 +00:00
|
|
|
DBG("startup_ht_interrupt(0x%x) index: %d\n",
|
|
|
|
source, fixup->index);
|
2010-02-18 02:23:18 +00:00
|
|
|
raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
|
2005-12-14 02:10:10 +00:00
|
|
|
/* Enable and configure */
|
|
|
|
writeb(0x10 + 2 * fixup->index, fixup->base + 2);
|
|
|
|
tmp = readl(fixup->base + 4);
|
|
|
|
tmp &= ~(0x23U);
|
2011-03-25 15:20:15 +00:00
|
|
|
if (level)
|
2005-12-14 02:10:10 +00:00
|
|
|
tmp |= 0x22;
|
|
|
|
writel(tmp, fixup->base + 4);
|
2010-02-18 02:23:18 +00:00
|
|
|
raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
|
2007-05-02 06:33:41 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_PM
|
|
|
|
/* use the lowest bit inverted to the actual HW,
|
|
|
|
* set if this fixup was enabled, clear otherwise */
|
|
|
|
mpic->save_data[source].fixup_data = tmp | 1;
|
|
|
|
#endif
|
2005-12-14 02:10:10 +00:00
|
|
|
}
|
|
|
|
|
2011-03-25 15:20:15 +00:00
|
|
|
static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source)
|
2005-12-14 02:10:10 +00:00
|
|
|
{
|
|
|
|
struct mpic_irq_fixup *fixup = &mpic->fixups[source];
|
|
|
|
unsigned long flags;
|
|
|
|
u32 tmp;
|
|
|
|
|
|
|
|
if (fixup->base == NULL)
|
|
|
|
return;
|
|
|
|
|
2011-03-25 15:20:15 +00:00
|
|
|
DBG("shutdown_ht_interrupt(0x%x)\n", source);
|
2005-12-14 02:10:10 +00:00
|
|
|
|
|
|
|
/* Disable */
|
2010-02-18 02:23:18 +00:00
|
|
|
raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
|
2005-12-14 02:10:10 +00:00
|
|
|
writeb(0x10 + 2 * fixup->index, fixup->base + 2);
|
|
|
|
tmp = readl(fixup->base + 4);
|
2006-02-17 10:25:42 +00:00
|
|
|
tmp |= 1;
|
2005-12-14 02:10:10 +00:00
|
|
|
writel(tmp, fixup->base + 4);
|
2010-02-18 02:23:18 +00:00
|
|
|
raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
|
2007-05-02 06:33:41 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_PM
|
|
|
|
/* use the lowest bit inverted to the actual HW,
|
|
|
|
* set if this fixup was enabled, clear otherwise */
|
|
|
|
mpic->save_data[source].fixup_data = tmp & ~1;
|
|
|
|
#endif
|
2005-12-14 02:10:10 +00:00
|
|
|
}
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2007-05-08 02:58:36 +00:00
|
|
|
#ifdef CONFIG_PCI_MSI
|
|
|
|
static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
|
|
|
|
unsigned int devfn)
|
|
|
|
{
|
|
|
|
u8 __iomem *base;
|
|
|
|
u8 pos, flags;
|
|
|
|
u64 addr = 0;
|
|
|
|
|
|
|
|
for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
|
|
|
|
pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
|
|
|
|
u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
|
|
|
|
if (id == PCI_CAP_ID_HT) {
|
|
|
|
id = readb(devbase + pos + 3);
|
|
|
|
if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (pos == 0)
|
|
|
|
return;
|
|
|
|
|
|
|
|
base = devbase + pos;
|
|
|
|
|
|
|
|
flags = readb(base + HT_MSI_FLAGS);
|
|
|
|
if (!(flags & HT_MSI_FLAGS_FIXED)) {
|
|
|
|
addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
|
|
|
|
addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
|
|
|
|
}
|
|
|
|
|
2009-01-06 14:26:03 +00:00
|
|
|
printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
|
2007-05-08 02:58:36 +00:00
|
|
|
PCI_SLOT(devfn), PCI_FUNC(devfn),
|
|
|
|
flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
|
|
|
|
|
|
|
|
if (!(flags & HT_MSI_FLAGS_ENABLE))
|
|
|
|
writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
|
|
|
|
unsigned int devfn)
|
|
|
|
{
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
|
|
|
|
unsigned int devfn, u32 vdid)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2005-12-13 07:04:29 +00:00
|
|
|
int i, irq, n;
|
2005-12-14 02:10:10 +00:00
|
|
|
u8 __iomem *base;
|
2005-09-26 06:04:21 +00:00
|
|
|
u32 tmp;
|
2005-12-13 07:04:29 +00:00
|
|
|
u8 pos;
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
|
|
|
|
pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
|
|
|
|
u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
|
2006-08-31 05:55:24 +00:00
|
|
|
if (id == PCI_CAP_ID_HT) {
|
2005-12-13 07:04:29 +00:00
|
|
|
id = readb(devbase + pos + 3);
|
2006-11-22 07:26:22 +00:00
|
|
|
if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
|
2005-12-13 07:04:29 +00:00
|
|
|
break;
|
|
|
|
}
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
2005-12-13 07:04:29 +00:00
|
|
|
if (pos == 0)
|
|
|
|
return;
|
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
base = devbase + pos;
|
|
|
|
writeb(0x01, base + 2);
|
|
|
|
n = (readl(base + 4) >> 16) & 0xff;
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
|
|
|
|
" has %d irqs\n",
|
|
|
|
devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
|
2005-12-13 07:04:29 +00:00
|
|
|
|
|
|
|
for (i = 0; i <= n; i++) {
|
2005-12-14 02:10:10 +00:00
|
|
|
writeb(0x10 + 2 * i, base + 2);
|
|
|
|
tmp = readl(base + 4);
|
2005-09-26 06:04:21 +00:00
|
|
|
irq = (tmp >> 16) & 0xff;
|
2005-12-14 02:10:10 +00:00
|
|
|
DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
|
|
|
|
/* mask it , will be unmasked later */
|
|
|
|
tmp |= 0x1;
|
|
|
|
writel(tmp, base + 4);
|
|
|
|
mpic->fixups[irq].index = i;
|
|
|
|
mpic->fixups[irq].base = base;
|
|
|
|
/* Apple HT PIC has a non-standard way of doing EOIs */
|
|
|
|
if ((vdid & 0xffff) == 0x106b)
|
|
|
|
mpic->fixups[irq].applebase = devbase + 0x60;
|
|
|
|
else
|
|
|
|
mpic->fixups[irq].applebase = NULL;
|
|
|
|
writeb(0x11 + 2 * i, base + 2);
|
|
|
|
mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
}
|
2013-09-26 12:40:04 +00:00
|
|
|
|
2005-12-13 07:04:29 +00:00
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
static void __init mpic_scan_ht_pics(struct mpic *mpic)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
|
|
|
unsigned int devfn;
|
|
|
|
u8 __iomem *cfgspace;
|
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
/* Allocate fixups array */
|
2009-07-01 10:59:57 +00:00
|
|
|
mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
|
2005-09-26 06:04:21 +00:00
|
|
|
BUG_ON(mpic->fixups == NULL);
|
|
|
|
|
|
|
|
/* Init spinlock */
|
2010-02-18 02:23:18 +00:00
|
|
|
raw_spin_lock_init(&mpic->fixup_lock);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2005-12-13 07:04:29 +00:00
|
|
|
/* Map U3 config space. We assume all IO-APICs are on the primary bus
|
|
|
|
* so we only need to map 64kB.
|
2005-09-26 06:04:21 +00:00
|
|
|
*/
|
2005-12-13 07:04:29 +00:00
|
|
|
cfgspace = ioremap(0xf2000000, 0x10000);
|
2005-09-26 06:04:21 +00:00
|
|
|
BUG_ON(cfgspace == NULL);
|
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
/* Now we scan all slots. We do a very quick scan, we read the header
|
|
|
|
* type, vendor ID and device ID only, that's plenty enough
|
2005-09-26 06:04:21 +00:00
|
|
|
*/
|
2005-12-13 07:04:29 +00:00
|
|
|
for (devfn = 0; devfn < 0x100; devfn++) {
|
2005-09-26 06:04:21 +00:00
|
|
|
u8 __iomem *devbase = cfgspace + (devfn << 8);
|
|
|
|
u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
|
|
|
|
u32 l = readl(devbase + PCI_VENDOR_ID);
|
2005-12-14 02:10:10 +00:00
|
|
|
u16 s;
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
DBG("devfn %x, l: %x\n", devfn, l);
|
|
|
|
|
|
|
|
/* If no device, skip */
|
|
|
|
if (l == 0xffffffff || l == 0x00000000 ||
|
|
|
|
l == 0x0000ffff || l == 0xffff0000)
|
|
|
|
goto next;
|
2005-12-14 02:10:10 +00:00
|
|
|
/* Check if is supports capability lists */
|
|
|
|
s = readw(devbase + PCI_STATUS);
|
|
|
|
if (!(s & PCI_STATUS_CAP_LIST))
|
|
|
|
goto next;
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
mpic_scan_ht_pic(mpic, devbase, devfn, l);
|
2007-05-08 02:58:36 +00:00
|
|
|
mpic_scan_ht_msi(mpic, devbase, devfn);
|
2005-12-13 07:04:29 +00:00
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
next:
|
|
|
|
/* next device, if function 0 */
|
2005-12-13 07:04:29 +00:00
|
|
|
if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
|
2005-09-26 06:04:21 +00:00
|
|
|
devfn += 7;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2007-04-23 08:47:08 +00:00
|
|
|
#else /* CONFIG_MPIC_U3_HT_IRQS */
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
|
|
|
|
static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __init mpic_scan_ht_pics(struct mpic *mpic)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2007-04-23 08:47:08 +00:00
|
|
|
#endif /* CONFIG_MPIC_U3_HT_IRQS */
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
/* Find an mpic associated with a given linux interrupt */
|
2009-04-07 18:26:54 +00:00
|
|
|
static struct mpic *mpic_find(unsigned int irq)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2006-07-03 11:36:01 +00:00
|
|
|
if (irq < NUM_ISA_INTERRUPTS)
|
|
|
|
return NULL;
|
2007-01-29 05:33:18 +00:00
|
|
|
|
2011-03-25 15:45:20 +00:00
|
|
|
return irq_get_chip_data(irq);
|
2009-04-07 18:26:54 +00:00
|
|
|
}
|
2007-01-29 05:33:18 +00:00
|
|
|
|
2009-04-07 18:26:54 +00:00
|
|
|
/* Determine if the linux irq is an IPI */
|
2012-04-19 17:29:34 +00:00
|
|
|
static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int src)
|
2009-04-07 18:26:54 +00:00
|
|
|
{
|
|
|
|
return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
2011-03-24 21:43:55 +00:00
|
|
|
/* Determine if the linux irq is a timer */
|
2012-04-19 17:29:34 +00:00
|
|
|
static unsigned int mpic_is_tm(struct mpic *mpic, unsigned int src)
|
2011-03-24 21:43:55 +00:00
|
|
|
{
|
|
|
|
return (src >= mpic->timer_vecs[0] && src <= mpic->timer_vecs[7]);
|
|
|
|
}
|
2009-04-07 18:26:54 +00:00
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
/* Convert a cpu mask from logical to physical cpu numbers. */
|
|
|
|
static inline u32 mpic_physmask(u32 cpumask)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
u32 mask = 0;
|
|
|
|
|
2011-05-10 19:28:59 +00:00
|
|
|
for (i = 0; i < min(32, NR_CPUS); ++i, cpumask >>= 1)
|
2005-09-26 06:04:21 +00:00
|
|
|
mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
|
|
|
|
return mask;
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
/* Get the mpic structure from the IPI number */
|
2011-03-08 22:26:43 +00:00
|
|
|
static inline struct mpic * mpic_from_ipi(struct irq_data *d)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2011-03-08 22:26:43 +00:00
|
|
|
return irq_data_get_irq_chip_data(d);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Get the mpic structure from the irq number */
|
|
|
|
static inline struct mpic * mpic_from_irq(unsigned int irq)
|
|
|
|
{
|
2011-03-25 15:45:20 +00:00
|
|
|
return irq_get_chip_data(irq);
|
2011-03-08 22:26:43 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Get the mpic structure from the irq data */
|
|
|
|
static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
|
|
|
|
{
|
|
|
|
return irq_data_get_irq_chip_data(d);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Send an EOI */
|
|
|
|
static inline void mpic_eoi(struct mpic *mpic)
|
|
|
|
{
|
2006-08-25 04:16:30 +00:00
|
|
|
mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Linux descriptor level callbacks
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
2011-03-08 22:26:43 +00:00
|
|
|
void mpic_unmask_irq(struct irq_data *d)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
|
|
|
unsigned int loops = 100000;
|
2011-03-08 22:26:43 +00:00
|
|
|
struct mpic *mpic = mpic_from_irq_data(d);
|
2011-05-04 05:02:15 +00:00
|
|
|
unsigned int src = irqd_to_hwirq(d);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2011-03-08 22:26:43 +00:00
|
|
|
DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2006-08-25 04:16:30 +00:00
|
|
|
mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
|
|
|
|
mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
|
2005-11-18 06:18:15 +00:00
|
|
|
~MPIC_VECPRI_MASK);
|
2005-09-26 06:04:21 +00:00
|
|
|
/* make sure mask gets to controller before we return to user */
|
|
|
|
do {
|
|
|
|
if (!loops--) {
|
2011-01-17 12:10:41 +00:00
|
|
|
printk(KERN_ERR "%s: timeout on hwirq %u\n",
|
|
|
|
__func__, src);
|
2005-09-26 06:04:21 +00:00
|
|
|
break;
|
|
|
|
}
|
2006-08-25 04:16:30 +00:00
|
|
|
} while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
2011-03-08 22:26:43 +00:00
|
|
|
void mpic_mask_irq(struct irq_data *d)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
|
|
|
unsigned int loops = 100000;
|
2011-03-08 22:26:43 +00:00
|
|
|
struct mpic *mpic = mpic_from_irq_data(d);
|
2011-05-04 05:02:15 +00:00
|
|
|
unsigned int src = irqd_to_hwirq(d);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2011-03-08 22:26:43 +00:00
|
|
|
DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2006-08-25 04:16:30 +00:00
|
|
|
mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
|
|
|
|
mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
|
2005-11-18 06:18:15 +00:00
|
|
|
MPIC_VECPRI_MASK);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
/* make sure mask gets to controller before we return to user */
|
|
|
|
do {
|
|
|
|
if (!loops--) {
|
2011-01-17 12:10:41 +00:00
|
|
|
printk(KERN_ERR "%s: timeout on hwirq %u\n",
|
|
|
|
__func__, src);
|
2005-09-26 06:04:21 +00:00
|
|
|
break;
|
|
|
|
}
|
2006-08-25 04:16:30 +00:00
|
|
|
} while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
2011-03-08 22:26:43 +00:00
|
|
|
void mpic_end_irq(struct irq_data *d)
|
2005-12-14 02:10:10 +00:00
|
|
|
{
|
2011-03-08 22:26:43 +00:00
|
|
|
struct mpic *mpic = mpic_from_irq_data(d);
|
2006-07-03 09:32:51 +00:00
|
|
|
|
|
|
|
#ifdef DEBUG_IRQ
|
2011-03-08 22:26:43 +00:00
|
|
|
DBG("%s: end_irq: %d\n", mpic->name, d->irq);
|
2006-07-03 09:32:51 +00:00
|
|
|
#endif
|
|
|
|
/* We always EOI on end_irq() even for edge interrupts since that
|
|
|
|
* should only lower the priority, the MPIC should have properly
|
|
|
|
* latched another edge interrupt coming in anyway
|
|
|
|
*/
|
|
|
|
|
|
|
|
mpic_eoi(mpic);
|
|
|
|
}
|
|
|
|
|
2007-04-23 08:47:08 +00:00
|
|
|
#ifdef CONFIG_MPIC_U3_HT_IRQS
|
2006-07-03 09:32:51 +00:00
|
|
|
|
2011-03-08 22:26:43 +00:00
|
|
|
static void mpic_unmask_ht_irq(struct irq_data *d)
|
2006-07-03 09:32:51 +00:00
|
|
|
{
|
2011-03-08 22:26:43 +00:00
|
|
|
struct mpic *mpic = mpic_from_irq_data(d);
|
2011-05-04 05:02:15 +00:00
|
|
|
unsigned int src = irqd_to_hwirq(d);
|
2005-12-14 02:10:10 +00:00
|
|
|
|
2011-03-08 22:26:43 +00:00
|
|
|
mpic_unmask_irq(d);
|
2005-12-14 02:10:10 +00:00
|
|
|
|
2011-03-25 15:20:15 +00:00
|
|
|
if (irqd_is_level_type(d))
|
2006-07-03 09:32:51 +00:00
|
|
|
mpic_ht_end_irq(mpic, src);
|
|
|
|
}
|
|
|
|
|
2011-03-08 22:26:43 +00:00
|
|
|
static unsigned int mpic_startup_ht_irq(struct irq_data *d)
|
2006-07-03 09:32:51 +00:00
|
|
|
{
|
2011-03-08 22:26:43 +00:00
|
|
|
struct mpic *mpic = mpic_from_irq_data(d);
|
2011-05-04 05:02:15 +00:00
|
|
|
unsigned int src = irqd_to_hwirq(d);
|
2005-12-14 02:10:10 +00:00
|
|
|
|
2011-03-08 22:26:43 +00:00
|
|
|
mpic_unmask_irq(d);
|
2011-03-25 15:20:15 +00:00
|
|
|
mpic_startup_ht_interrupt(mpic, src, irqd_is_level_type(d));
|
2006-07-03 09:32:51 +00:00
|
|
|
|
|
|
|
return 0;
|
2005-12-14 02:10:10 +00:00
|
|
|
}
|
|
|
|
|
2011-03-08 22:26:43 +00:00
|
|
|
static void mpic_shutdown_ht_irq(struct irq_data *d)
|
2006-07-03 09:32:51 +00:00
|
|
|
{
|
2011-03-08 22:26:43 +00:00
|
|
|
struct mpic *mpic = mpic_from_irq_data(d);
|
2011-05-04 05:02:15 +00:00
|
|
|
unsigned int src = irqd_to_hwirq(d);
|
2006-07-03 09:32:51 +00:00
|
|
|
|
2011-03-25 15:20:15 +00:00
|
|
|
mpic_shutdown_ht_interrupt(mpic, src);
|
2011-03-08 22:26:43 +00:00
|
|
|
mpic_mask_irq(d);
|
2006-07-03 09:32:51 +00:00
|
|
|
}
|
|
|
|
|
2011-03-08 22:26:43 +00:00
|
|
|
static void mpic_end_ht_irq(struct irq_data *d)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2011-03-08 22:26:43 +00:00
|
|
|
struct mpic *mpic = mpic_from_irq_data(d);
|
2011-05-04 05:02:15 +00:00
|
|
|
unsigned int src = irqd_to_hwirq(d);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
#ifdef DEBUG_IRQ
|
2011-03-08 22:26:43 +00:00
|
|
|
DBG("%s: end_irq: %d\n", mpic->name, d->irq);
|
2005-12-14 02:10:10 +00:00
|
|
|
#endif
|
2005-09-26 06:04:21 +00:00
|
|
|
/* We always EOI on end_irq() even for edge interrupts since that
|
|
|
|
* should only lower the priority, the MPIC should have properly
|
|
|
|
* latched another edge interrupt coming in anyway
|
|
|
|
*/
|
|
|
|
|
2011-03-25 15:20:15 +00:00
|
|
|
if (irqd_is_level_type(d))
|
2006-07-03 09:32:51 +00:00
|
|
|
mpic_ht_end_irq(mpic, src);
|
2005-09-26 06:04:21 +00:00
|
|
|
mpic_eoi(mpic);
|
|
|
|
}
|
2007-04-23 08:47:08 +00:00
|
|
|
#endif /* !CONFIG_MPIC_U3_HT_IRQS */
|
2006-07-03 09:32:51 +00:00
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
|
2011-03-08 22:26:43 +00:00
|
|
|
static void mpic_unmask_ipi(struct irq_data *d)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2011-03-08 22:26:43 +00:00
|
|
|
struct mpic *mpic = mpic_from_ipi(d);
|
2011-05-04 05:02:15 +00:00
|
|
|
unsigned int src = virq_to_hw(d->irq) - mpic->ipi_vecs[0];
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2011-03-08 22:26:43 +00:00
|
|
|
DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
|
2005-09-26 06:04:21 +00:00
|
|
|
mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
|
|
|
|
}
|
|
|
|
|
2011-03-08 22:26:43 +00:00
|
|
|
static void mpic_mask_ipi(struct irq_data *d)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
|
|
|
/* NEVER disable an IPI... that's just plain wrong! */
|
|
|
|
}
|
|
|
|
|
2011-03-08 22:26:43 +00:00
|
|
|
static void mpic_end_ipi(struct irq_data *d)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2011-03-08 22:26:43 +00:00
|
|
|
struct mpic *mpic = mpic_from_ipi(d);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* IPIs are marked IRQ_PER_CPU. This has the side effect of
|
|
|
|
* preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
|
|
|
|
* applying to them. We EOI them late to avoid re-entering.
|
|
|
|
*/
|
|
|
|
mpic_eoi(mpic);
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* CONFIG_SMP */
|
|
|
|
|
2011-03-24 21:43:55 +00:00
|
|
|
static void mpic_unmask_tm(struct irq_data *d)
|
|
|
|
{
|
|
|
|
struct mpic *mpic = mpic_from_irq_data(d);
|
|
|
|
unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
|
|
|
|
|
2011-05-30 01:56:09 +00:00
|
|
|
DBG("%s: enable_tm: %d (tm %d)\n", mpic->name, d->irq, src);
|
2011-03-24 21:43:55 +00:00
|
|
|
mpic_tm_write(src, mpic_tm_read(src) & ~MPIC_VECPRI_MASK);
|
|
|
|
mpic_tm_read(src);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mpic_mask_tm(struct irq_data *d)
|
|
|
|
{
|
|
|
|
struct mpic *mpic = mpic_from_irq_data(d);
|
|
|
|
unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
|
|
|
|
|
|
|
|
mpic_tm_write(src, mpic_tm_read(src) | MPIC_VECPRI_MASK);
|
|
|
|
mpic_tm_read(src);
|
|
|
|
}
|
|
|
|
|
2011-03-08 22:26:43 +00:00
|
|
|
int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
|
|
|
|
bool force)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2011-03-08 22:26:43 +00:00
|
|
|
struct mpic *mpic = mpic_from_irq_data(d);
|
2011-05-04 05:02:15 +00:00
|
|
|
unsigned int src = irqd_to_hwirq(d);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2008-10-28 18:01:39 +00:00
|
|
|
if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
|
2009-12-16 20:18:11 +00:00
|
|
|
int cpuid = irq_choose_cpu(cpumask);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2008-10-28 18:01:39 +00:00
|
|
|
mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
|
|
|
|
} else {
|
2011-05-10 19:29:02 +00:00
|
|
|
u32 mask = cpumask_bits(cpumask)[0];
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2011-05-10 19:29:02 +00:00
|
|
|
mask &= cpumask_bits(cpu_online_mask)[0];
|
2008-10-28 18:01:39 +00:00
|
|
|
|
|
|
|
mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
|
2011-05-10 19:29:02 +00:00
|
|
|
mpic_physmask(mask));
|
2008-10-28 18:01:39 +00:00
|
|
|
}
|
2009-04-28 00:59:21 +00:00
|
|
|
|
2013-05-13 00:57:49 +00:00
|
|
|
return IRQ_SET_MASK_OK;
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
2006-08-25 04:16:30 +00:00
|
|
|
static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
|
2006-07-03 11:36:01 +00:00
|
|
|
{
|
|
|
|
/* Now convert sense value */
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
switch(type & IRQ_TYPE_SENSE_MASK) {
|
2006-07-03 11:36:01 +00:00
|
|
|
case IRQ_TYPE_EDGE_RISING:
|
2006-08-25 04:16:30 +00:00
|
|
|
return MPIC_INFO(VECPRI_SENSE_EDGE) |
|
|
|
|
MPIC_INFO(VECPRI_POLARITY_POSITIVE);
|
2006-07-03 11:36:01 +00:00
|
|
|
case IRQ_TYPE_EDGE_FALLING:
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
case IRQ_TYPE_EDGE_BOTH:
|
2006-08-25 04:16:30 +00:00
|
|
|
return MPIC_INFO(VECPRI_SENSE_EDGE) |
|
|
|
|
MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
|
2006-07-03 11:36:01 +00:00
|
|
|
case IRQ_TYPE_LEVEL_HIGH:
|
2006-08-25 04:16:30 +00:00
|
|
|
return MPIC_INFO(VECPRI_SENSE_LEVEL) |
|
|
|
|
MPIC_INFO(VECPRI_POLARITY_POSITIVE);
|
2006-07-03 11:36:01 +00:00
|
|
|
case IRQ_TYPE_LEVEL_LOW:
|
|
|
|
default:
|
2006-08-25 04:16:30 +00:00
|
|
|
return MPIC_INFO(VECPRI_SENSE_LEVEL) |
|
|
|
|
MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
|
2006-07-03 11:36:01 +00:00
|
|
|
}
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
}
|
|
|
|
|
2011-03-08 22:26:43 +00:00
|
|
|
int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
{
|
2011-03-08 22:26:43 +00:00
|
|
|
struct mpic *mpic = mpic_from_irq_data(d);
|
2011-05-04 05:02:15 +00:00
|
|
|
unsigned int src = irqd_to_hwirq(d);
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
unsigned int vecpri, vold, vnew;
|
|
|
|
|
2006-07-10 11:44:43 +00:00
|
|
|
DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
|
2011-03-08 22:26:43 +00:00
|
|
|
mpic, d->irq, src, flow_type);
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
|
2011-12-22 10:19:12 +00:00
|
|
|
if (src >= mpic->num_sources)
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
return -EINVAL;
|
|
|
|
|
2012-04-19 17:30:57 +00:00
|
|
|
vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
|
|
|
|
|
|
|
|
/* We don't support "none" type */
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
if (flow_type == IRQ_TYPE_NONE)
|
2012-04-19 17:30:57 +00:00
|
|
|
flow_type = IRQ_TYPE_DEFAULT;
|
|
|
|
|
|
|
|
/* Default: read HW settings */
|
|
|
|
if (flow_type == IRQ_TYPE_DEFAULT) {
|
2014-02-07 19:50:58 +00:00
|
|
|
int vold_ps;
|
|
|
|
|
|
|
|
vold_ps = vold & (MPIC_INFO(VECPRI_POLARITY_MASK) |
|
|
|
|
MPIC_INFO(VECPRI_SENSE_MASK));
|
|
|
|
|
|
|
|
if (vold_ps == (MPIC_INFO(VECPRI_SENSE_EDGE) |
|
|
|
|
MPIC_INFO(VECPRI_POLARITY_POSITIVE)))
|
|
|
|
flow_type = IRQ_TYPE_EDGE_RISING;
|
|
|
|
else if (vold_ps == (MPIC_INFO(VECPRI_SENSE_EDGE) |
|
|
|
|
MPIC_INFO(VECPRI_POLARITY_NEGATIVE)))
|
|
|
|
flow_type = IRQ_TYPE_EDGE_FALLING;
|
|
|
|
else if (vold_ps == (MPIC_INFO(VECPRI_SENSE_LEVEL) |
|
|
|
|
MPIC_INFO(VECPRI_POLARITY_POSITIVE)))
|
|
|
|
flow_type = IRQ_TYPE_LEVEL_HIGH;
|
|
|
|
else if (vold_ps == (MPIC_INFO(VECPRI_SENSE_LEVEL) |
|
|
|
|
MPIC_INFO(VECPRI_POLARITY_NEGATIVE)))
|
|
|
|
flow_type = IRQ_TYPE_LEVEL_LOW;
|
|
|
|
else
|
|
|
|
WARN_ONCE(1, "mpic: unknown IRQ type %d\n", vold);
|
2012-04-19 17:30:57 +00:00
|
|
|
}
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
|
2012-04-19 17:30:57 +00:00
|
|
|
/* Apply to irq desc */
|
2011-03-25 15:20:15 +00:00
|
|
|
irqd_set_trigger_type(d, flow_type);
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
|
2012-04-19 17:30:57 +00:00
|
|
|
/* Apply to HW */
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
if (mpic_is_ht_interrupt(mpic, src))
|
|
|
|
vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
|
|
|
|
MPIC_VECPRI_SENSE_EDGE;
|
|
|
|
else
|
2006-08-25 04:16:30 +00:00
|
|
|
vecpri = mpic_type_to_vecpri(mpic, flow_type);
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
|
2006-08-25 04:16:30 +00:00
|
|
|
vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
|
|
|
|
MPIC_INFO(VECPRI_SENSE_MASK));
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
vnew |= vecpri;
|
|
|
|
if (vold != vnew)
|
2006-08-25 04:16:30 +00:00
|
|
|
mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
|
2011-11-21 06:43:26 +00:00
|
|
|
return IRQ_SET_MASK_OK_NOCOPY;
|
2006-07-03 11:36:01 +00:00
|
|
|
}
|
|
|
|
|
2007-12-12 06:44:46 +00:00
|
|
|
void mpic_set_vector(unsigned int virq, unsigned int vector)
|
|
|
|
{
|
|
|
|
struct mpic *mpic = mpic_from_irq(virq);
|
2011-05-04 05:02:15 +00:00
|
|
|
unsigned int src = virq_to_hw(virq);
|
2007-12-12 06:44:46 +00:00
|
|
|
unsigned int vecpri;
|
|
|
|
|
|
|
|
DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
|
|
|
|
mpic, virq, src, vector);
|
|
|
|
|
2011-12-22 10:19:12 +00:00
|
|
|
if (src >= mpic->num_sources)
|
2007-12-12 06:44:46 +00:00
|
|
|
return;
|
|
|
|
|
|
|
|
vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
|
|
|
|
vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
|
|
|
|
vecpri |= vector;
|
|
|
|
mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
|
|
|
|
}
|
|
|
|
|
2014-08-19 22:55:18 +00:00
|
|
|
static void mpic_set_destination(unsigned int virq, unsigned int cpuid)
|
2011-03-14 10:01:06 +00:00
|
|
|
{
|
|
|
|
struct mpic *mpic = mpic_from_irq(virq);
|
2011-05-04 05:02:15 +00:00
|
|
|
unsigned int src = virq_to_hw(virq);
|
2011-03-14 10:01:06 +00:00
|
|
|
|
|
|
|
DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
|
|
|
|
mpic, virq, src, cpuid);
|
|
|
|
|
2011-12-22 10:19:12 +00:00
|
|
|
if (src >= mpic->num_sources)
|
2011-03-14 10:01:06 +00:00
|
|
|
return;
|
|
|
|
|
|
|
|
mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
|
|
|
|
}
|
|
|
|
|
2006-07-03 09:32:51 +00:00
|
|
|
static struct irq_chip mpic_irq_chip = {
|
2011-03-08 22:26:43 +00:00
|
|
|
.irq_mask = mpic_mask_irq,
|
|
|
|
.irq_unmask = mpic_unmask_irq,
|
|
|
|
.irq_eoi = mpic_end_irq,
|
|
|
|
.irq_set_type = mpic_set_irq_type,
|
2006-07-03 09:32:51 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
static struct irq_chip mpic_ipi_chip = {
|
2011-03-08 22:26:43 +00:00
|
|
|
.irq_mask = mpic_mask_ipi,
|
|
|
|
.irq_unmask = mpic_unmask_ipi,
|
|
|
|
.irq_eoi = mpic_end_ipi,
|
2006-07-03 09:32:51 +00:00
|
|
|
};
|
|
|
|
#endif /* CONFIG_SMP */
|
|
|
|
|
2011-03-24 21:43:55 +00:00
|
|
|
static struct irq_chip mpic_tm_chip = {
|
|
|
|
.irq_mask = mpic_mask_tm,
|
|
|
|
.irq_unmask = mpic_unmask_tm,
|
|
|
|
.irq_eoi = mpic_end_irq,
|
|
|
|
};
|
|
|
|
|
2007-04-23 08:47:08 +00:00
|
|
|
#ifdef CONFIG_MPIC_U3_HT_IRQS
|
2006-07-03 09:32:51 +00:00
|
|
|
static struct irq_chip mpic_irq_ht_chip = {
|
2011-03-08 22:26:43 +00:00
|
|
|
.irq_startup = mpic_startup_ht_irq,
|
|
|
|
.irq_shutdown = mpic_shutdown_ht_irq,
|
|
|
|
.irq_mask = mpic_mask_irq,
|
|
|
|
.irq_unmask = mpic_unmask_ht_irq,
|
|
|
|
.irq_eoi = mpic_end_ht_irq,
|
|
|
|
.irq_set_type = mpic_set_irq_type,
|
2006-07-03 09:32:51 +00:00
|
|
|
};
|
2007-04-23 08:47:08 +00:00
|
|
|
#endif /* CONFIG_MPIC_U3_HT_IRQS */
|
2006-07-03 09:32:51 +00:00
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
|
genirq/irqdomain: Allow irq domain aliasing
It is not uncommon (at least with the ARM stuff) to have a piece
of hardware that implements different flavours of "interrupts".
A typical example of this is the GICv3 ITS, which implements
standard PCI/MSI support, but also some form of "generic MSI".
So far, the PCI/MSI domain is registered using the ITS device_node,
so that irq_find_host can return it. On the contrary, the raw MSI
domain is not registered with an device_node, making it impossible
to be looked up by another subsystem (obviously, using the same
device_node twice would only result in confusion, as it is not
defined which one irq_find_host would return).
A solution to this is to "type" domains that may be aliasing, and
to be able to lookup an device_node that matches a given type.
For this, we introduce irq_find_matching_host() as a superset
of irq_find_host:
struct irq_domain *irq_find_matching_host(struct device_node *node,
enum irq_domain_bus_token bus_token);
where bus_token is the "type" we want to match the domain against
(so far, only DOMAIN_BUS_ANY is defined). This result in some
moderately invasive changes on the PPC side (which is the only
user of the .match method).
This has otherwise no functionnal change.
Reviewed-by: Hanjun Guo <hanjun.guo@linaro.org>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
Cc: <linux-arm-kernel@lists.infradead.org>
Cc: Yijing Wang <wangyijing@huawei.com>
Cc: Ma Jun <majun258@huawei.com>
Cc: Lorenzo Pieralisi <lorenzo.pieralisi@arm.com>
Cc: Duc Dang <dhdang@apm.com>
Cc: Bjorn Helgaas <bhelgaas@google.com>
Cc: Jiang Liu <jiang.liu@linux.intel.com>
Cc: Jason Cooper <jason@lakedaemon.net>
Link: http://lkml.kernel.org/r/1438091186-10244-2-git-send-email-marc.zyngier@arm.com
Signed-off-by: Thomas Gleixner <tglx@linutronix.de>
2015-07-28 13:46:08 +00:00
|
|
|
static int mpic_host_match(struct irq_domain *h, struct device_node *node,
|
|
|
|
enum irq_domain_bus_token bus_token)
|
2006-07-03 11:36:01 +00:00
|
|
|
{
|
|
|
|
/* Exact match, unless mpic node is NULL */
|
2015-10-13 11:51:29 +00:00
|
|
|
struct device_node *of_node = irq_domain_get_of_node(h);
|
|
|
|
return of_node == NULL || of_node == node;
|
2006-07-03 11:36:01 +00:00
|
|
|
}
|
|
|
|
|
2012-02-14 21:06:50 +00:00
|
|
|
static int mpic_host_map(struct irq_domain *h, unsigned int virq,
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
irq_hw_number_t hw)
|
2006-07-03 11:36:01 +00:00
|
|
|
{
|
|
|
|
struct mpic *mpic = h->host_data;
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
struct irq_chip *chip;
|
2006-07-03 11:36:01 +00:00
|
|
|
|
2006-07-10 11:44:43 +00:00
|
|
|
DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
|
2006-07-03 11:36:01 +00:00
|
|
|
|
2007-01-29 05:33:18 +00:00
|
|
|
if (hw == mpic->spurious_vec)
|
2006-07-03 11:36:01 +00:00
|
|
|
return -EINVAL;
|
2013-05-06 01:37:43 +00:00
|
|
|
if (mpic->protected && test_bit(hw, mpic->protected)) {
|
|
|
|
pr_warning("mpic: Mapping of source 0x%x failed, "
|
|
|
|
"source protected by firmware !\n",\
|
|
|
|
(unsigned int)hw);
|
|
|
|
return -EPERM;
|
|
|
|
}
|
2006-07-10 11:44:43 +00:00
|
|
|
|
2006-07-03 11:36:01 +00:00
|
|
|
#ifdef CONFIG_SMP
|
2007-01-29 05:33:18 +00:00
|
|
|
else if (hw >= mpic->ipi_vecs[0]) {
|
2011-12-02 06:28:03 +00:00
|
|
|
WARN_ON(mpic->flags & MPIC_SECONDARY);
|
2006-07-03 11:36:01 +00:00
|
|
|
|
2006-07-10 11:44:43 +00:00
|
|
|
DBG("mpic: mapping as IPI\n");
|
2011-03-25 15:45:20 +00:00
|
|
|
irq_set_chip_data(virq, mpic);
|
|
|
|
irq_set_chip_and_handler(virq, &mpic->hc_ipi,
|
2006-07-03 11:36:01 +00:00
|
|
|
handle_percpu_irq);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_SMP */
|
|
|
|
|
2011-03-24 21:43:55 +00:00
|
|
|
if (hw >= mpic->timer_vecs[0] && hw <= mpic->timer_vecs[7]) {
|
2011-12-02 06:28:03 +00:00
|
|
|
WARN_ON(mpic->flags & MPIC_SECONDARY);
|
2011-03-24 21:43:55 +00:00
|
|
|
|
|
|
|
DBG("mpic: mapping as timer\n");
|
|
|
|
irq_set_chip_data(virq, mpic);
|
|
|
|
irq_set_chip_and_handler(virq, &mpic->hc_tm,
|
|
|
|
handle_fasteoi_irq);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-08-08 04:06:09 +00:00
|
|
|
if (mpic_map_error_int(mpic, virq, hw))
|
|
|
|
return 0;
|
|
|
|
|
2013-05-06 01:37:43 +00:00
|
|
|
if (hw >= mpic->num_sources) {
|
|
|
|
pr_warning("mpic: Mapping of source 0x%x failed, "
|
|
|
|
"source out of range !\n",\
|
|
|
|
(unsigned int)hw);
|
2006-07-03 11:36:01 +00:00
|
|
|
return -EINVAL;
|
2013-05-06 01:37:43 +00:00
|
|
|
}
|
2006-07-03 11:36:01 +00:00
|
|
|
|
2007-05-08 02:58:36 +00:00
|
|
|
mpic_msi_reserve_hwirq(mpic, hw);
|
|
|
|
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
/* Default chip */
|
2006-07-03 11:36:01 +00:00
|
|
|
chip = &mpic->hc_irq;
|
|
|
|
|
2007-04-23 08:47:08 +00:00
|
|
|
#ifdef CONFIG_MPIC_U3_HT_IRQS
|
2006-07-03 11:36:01 +00:00
|
|
|
/* Check for HT interrupts, override vecpri */
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
if (mpic_is_ht_interrupt(mpic, hw))
|
2006-07-03 11:36:01 +00:00
|
|
|
chip = &mpic->hc_ht_irq;
|
2007-04-23 08:47:08 +00:00
|
|
|
#endif /* CONFIG_MPIC_U3_HT_IRQS */
|
2006-07-03 11:36:01 +00:00
|
|
|
|
2006-07-10 11:44:43 +00:00
|
|
|
DBG("mpic: mapping to irq chip @%p\n", chip);
|
2006-07-03 11:36:01 +00:00
|
|
|
|
2011-03-25 15:45:20 +00:00
|
|
|
irq_set_chip_data(virq, mpic);
|
|
|
|
irq_set_chip_and_handler(virq, chip, handle_fasteoi_irq);
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
|
|
|
|
/* Set default irq type */
|
2012-04-19 17:30:57 +00:00
|
|
|
irq_set_irq_type(virq, IRQ_TYPE_DEFAULT);
|
[PATCH] powerpc: fix trigger handling in the new irq code
This patch slightly reworks the new irq code to fix a small design error. I
removed the passing of the trigger to the map() calls entirely, it was not a
good idea to have one call do two different things. It also fixes a couple of
corner cases.
Mapping a linux virtual irq to a physical irq now does only that. Setting the
trigger is a different action which has a different call.
The main changes are:
- I no longer call host->ops->map() for an already mapped irq, I just return
the virtual number that was already mapped. It was called before to give an
opportunity to change the trigger, but that was causing issues as that could
happen while the interrupt was in use by a device, and because of the
trigger change, map would potentially muck around with things in a racy way.
That was causing much burden on a given's controller implementation of
map() to get it right. This is much simpler now. map() is only called on
the initial mapping of an irq, meaning that you know that this irq is _not_
being used. You can initialize the hardware if you want (though you don't
have to).
- Controllers that can handle different type of triggers (level/edge/etc...)
now implement the standard irq_chip->set_type() call as defined by the
generic code. That means that you can use the standard set_irq_type() to
configure an irq line manually if you wish or (though I don't like that
interface), pass explicit trigger flags to request_irq() as defined by the
generic kernel interfaces. Also, using those interfaces guarantees that
your controller set_type callback is called with the descriptor lock held,
thus providing locking against activity on the same interrupt (including
mask/unmask/etc...) automatically. A result is that, for example, MPIC's
own map() implementation calls irq_set_type(NONE) to configure the hardware
to the default triggers.
- To allow the above, the irq_map array entry for the new mapped interrupt
is now set before map() callback is called for the controller.
- The irq_create_of_mapping() (also used by irq_of_parse_and_map()) function
for mapping interrupts from the device-tree now also call the separate
set_irq_type(), and only does so if there is a change in the trigger type.
- While I was at it, I changed pci_read_irq_line() (which is the helper I
would expect most archs to use in their pcibios_fixup() to get the PCI
interrupt routing from the device tree) to also handle a fallback when the
DT mapping fails consisting of reading the PCI_INTERRUPT_PIN to know wether
the device has an interrupt at all, and the the PCI_INTERRUPT_LINE to get an
interrupt number from the device. That number is then mapped using the
default controller, and the trigger is set to level low. That default
behaviour works for several platforms that don't have a proper interrupt
tree like Pegasos. If it doesn't work for your platform, then either
provide a proper interrupt tree from the firmware so that fallback isn't
needed, or don't call pci_read_irq_line()
- Add back a bit that got dropped by my main rework patch for properly
clearing pending IPIs on pSeries when using a kexec
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-07-10 11:44:42 +00:00
|
|
|
|
2011-03-14 10:01:06 +00:00
|
|
|
/* If the MPIC was reset, then all vectors have already been
|
|
|
|
* initialized. Otherwise, a per source lazy initialization
|
|
|
|
* is done here.
|
|
|
|
*/
|
|
|
|
if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
|
2013-09-27 00:18:18 +00:00
|
|
|
int cpu;
|
|
|
|
|
|
|
|
preempt_disable();
|
|
|
|
cpu = mpic_processor_id(mpic);
|
|
|
|
preempt_enable();
|
|
|
|
|
2011-03-14 10:01:06 +00:00
|
|
|
mpic_set_vector(virq, hw);
|
2013-09-27 00:18:18 +00:00
|
|
|
mpic_set_destination(virq, cpu);
|
2011-03-14 10:01:06 +00:00
|
|
|
mpic_irq_set_priority(virq, 8);
|
|
|
|
}
|
|
|
|
|
2006-07-03 11:36:01 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-02-14 21:06:50 +00:00
|
|
|
static int mpic_host_xlate(struct irq_domain *h, struct device_node *ct,
|
2009-12-08 02:39:50 +00:00
|
|
|
const u32 *intspec, unsigned int intsize,
|
2006-07-03 11:36:01 +00:00
|
|
|
irq_hw_number_t *out_hwirq, unsigned int *out_flags)
|
|
|
|
|
|
|
|
{
|
2011-03-24 21:43:54 +00:00
|
|
|
struct mpic *mpic = h->host_data;
|
2006-07-03 11:36:01 +00:00
|
|
|
static unsigned char map_mpic_senses[4] = {
|
|
|
|
IRQ_TYPE_EDGE_RISING,
|
|
|
|
IRQ_TYPE_LEVEL_LOW,
|
|
|
|
IRQ_TYPE_LEVEL_HIGH,
|
|
|
|
IRQ_TYPE_EDGE_FALLING,
|
|
|
|
};
|
|
|
|
|
|
|
|
*out_hwirq = intspec[0];
|
2011-03-24 21:43:54 +00:00
|
|
|
if (intsize >= 4 && (mpic->flags & MPIC_FSL)) {
|
|
|
|
/*
|
|
|
|
* Freescale MPIC with extended intspec:
|
|
|
|
* First two cells are as usual. Third specifies
|
|
|
|
* an "interrupt type". Fourth is type-specific data.
|
|
|
|
*
|
|
|
|
* See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
|
|
|
|
*/
|
|
|
|
switch (intspec[2]) {
|
|
|
|
case 0:
|
2012-08-08 04:06:09 +00:00
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
if (!(mpic->flags & MPIC_FSL_HAS_EIMR))
|
|
|
|
break;
|
|
|
|
|
|
|
|
if (intspec[3] >= ARRAY_SIZE(mpic->err_int_vecs))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
*out_hwirq = mpic->err_int_vecs[intspec[3]];
|
|
|
|
|
2011-03-24 21:43:54 +00:00
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
if (intspec[0] >= ARRAY_SIZE(mpic->ipi_vecs))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
*out_hwirq = mpic->ipi_vecs[intspec[0]];
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
if (intspec[0] >= ARRAY_SIZE(mpic->timer_vecs))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
*out_hwirq = mpic->timer_vecs[intspec[0]];
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
pr_debug("%s: unknown irq type %u\n",
|
|
|
|
__func__, intspec[2]);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
*out_flags = map_mpic_senses[intspec[1] & 3];
|
|
|
|
} else if (intsize > 1) {
|
2006-07-10 11:44:43 +00:00
|
|
|
u32 mask = 0x3;
|
|
|
|
|
|
|
|
/* Apple invented a new race of encoding on machines with
|
|
|
|
* an HT APIC. They encode, among others, the index within
|
|
|
|
* the HT APIC. We don't care about it here since thankfully,
|
|
|
|
* it appears that they have the APIC already properly
|
|
|
|
* configured, and thus our current fixup code that reads the
|
|
|
|
* APIC config works fine. However, we still need to mask out
|
|
|
|
* bits in the specifier to make sure we only get bit 0 which
|
|
|
|
* is the level/edge bit (the only sense bit exposed by Apple),
|
|
|
|
* as their bit 1 means something else.
|
|
|
|
*/
|
|
|
|
if (machine_is(powermac))
|
|
|
|
mask = 0x1;
|
|
|
|
*out_flags = map_mpic_senses[intspec[1] & mask];
|
|
|
|
} else
|
2006-07-03 11:36:01 +00:00
|
|
|
*out_flags = IRQ_TYPE_NONE;
|
|
|
|
|
2006-07-10 11:44:43 +00:00
|
|
|
DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
|
|
|
|
intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
|
|
|
|
|
2006-07-03 11:36:01 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-12-02 06:28:07 +00:00
|
|
|
/* IRQ handler for a secondary MPIC cascaded from another IRQ controller */
|
2015-09-14 08:42:37 +00:00
|
|
|
static void mpic_cascade(struct irq_desc *desc)
|
2011-12-02 06:28:07 +00:00
|
|
|
{
|
|
|
|
struct irq_chip *chip = irq_desc_get_chip(desc);
|
|
|
|
struct mpic *mpic = irq_desc_get_handler_data(desc);
|
|
|
|
unsigned int virq;
|
|
|
|
|
|
|
|
BUG_ON(!(mpic->flags & MPIC_SECONDARY));
|
|
|
|
|
|
|
|
virq = mpic_get_one_irq(mpic);
|
2012-02-14 21:06:50 +00:00
|
|
|
if (virq)
|
2011-12-02 06:28:07 +00:00
|
|
|
generic_handle_irq(virq);
|
|
|
|
|
|
|
|
chip->irq_eoi(&desc->irq_data);
|
|
|
|
}
|
|
|
|
|
2015-04-27 12:48:47 +00:00
|
|
|
static const struct irq_domain_ops mpic_host_ops = {
|
2006-07-03 11:36:01 +00:00
|
|
|
.match = mpic_host_match,
|
|
|
|
.map = mpic_host_map,
|
|
|
|
.xlate = mpic_host_xlate,
|
|
|
|
};
|
|
|
|
|
2013-04-10 02:52:55 +00:00
|
|
|
static u32 fsl_mpic_get_version(struct mpic *mpic)
|
|
|
|
{
|
|
|
|
u32 brr1;
|
|
|
|
|
|
|
|
if (!(mpic->flags & MPIC_FSL))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
brr1 = _mpic_read(mpic->reg_type, &mpic->thiscpuregs,
|
|
|
|
MPIC_FSL_BRR1);
|
|
|
|
|
|
|
|
return brr1 & MPIC_FSL_BRR1_VER;
|
|
|
|
}
|
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
/*
|
|
|
|
* Exported functions
|
|
|
|
*/
|
|
|
|
|
2013-04-10 02:52:55 +00:00
|
|
|
u32 fsl_mpic_primary_get_version(void)
|
|
|
|
{
|
|
|
|
struct mpic *mpic = mpic_primary;
|
|
|
|
|
|
|
|
if (mpic)
|
|
|
|
return fsl_mpic_get_version(mpic);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-07-03 11:36:01 +00:00
|
|
|
struct mpic * __init mpic_alloc(struct device_node *node,
|
2006-11-11 06:24:56 +00:00
|
|
|
phys_addr_t phys_addr,
|
2005-09-26 06:04:21 +00:00
|
|
|
unsigned int flags,
|
|
|
|
unsigned int isu_size,
|
|
|
|
unsigned int irq_count,
|
|
|
|
const char *name)
|
|
|
|
{
|
2011-12-02 06:28:00 +00:00
|
|
|
int i, psize, intvec_top;
|
|
|
|
struct mpic *mpic;
|
|
|
|
u32 greg_feature;
|
|
|
|
const char *vers;
|
|
|
|
const u32 *psrc;
|
2011-12-22 10:19:13 +00:00
|
|
|
u32 last_irq;
|
2013-01-22 01:56:41 +00:00
|
|
|
u32 fsl_version = 0;
|
2011-12-02 06:27:59 +00:00
|
|
|
|
2011-12-02 06:28:02 +00:00
|
|
|
/* Default MPIC search parameters */
|
|
|
|
static const struct of_device_id __initconst mpic_device_id[] = {
|
|
|
|
{ .type = "open-pic", },
|
|
|
|
{ .compatible = "open-pic", },
|
|
|
|
{},
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If we were not passed a device-tree node, then perform the default
|
|
|
|
* search for standardized a standardized OpenPIC.
|
|
|
|
*/
|
|
|
|
if (node) {
|
|
|
|
node = of_node_get(node);
|
|
|
|
} else {
|
|
|
|
node = of_find_matching_node(NULL, mpic_device_id);
|
|
|
|
if (!node)
|
|
|
|
return NULL;
|
|
|
|
}
|
2011-12-02 06:27:59 +00:00
|
|
|
|
2011-12-02 06:28:00 +00:00
|
|
|
/* Pick the physical address from the device tree if unspecified */
|
|
|
|
if (!phys_addr) {
|
2011-12-02 06:27:59 +00:00
|
|
|
/* Check if it is DCR-based */
|
|
|
|
if (of_get_property(node, "dcr-reg", NULL)) {
|
|
|
|
flags |= MPIC_USES_DCR;
|
|
|
|
} else {
|
|
|
|
struct resource r;
|
|
|
|
if (of_address_to_resource(node, 0, &r))
|
2011-12-02 06:28:02 +00:00
|
|
|
goto err_of_node_put;
|
2011-12-02 06:27:59 +00:00
|
|
|
phys_addr = r.start;
|
|
|
|
}
|
|
|
|
}
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2011-12-22 10:19:09 +00:00
|
|
|
/* Read extra device-tree properties into the flags variable */
|
|
|
|
if (of_get_property(node, "big-endian", NULL))
|
|
|
|
flags |= MPIC_BIG_ENDIAN;
|
|
|
|
if (of_get_property(node, "pic-no-reset", NULL))
|
|
|
|
flags |= MPIC_NO_RESET;
|
2011-12-22 10:19:11 +00:00
|
|
|
if (of_get_property(node, "single-cpu-affinity", NULL))
|
|
|
|
flags |= MPIC_SINGLE_DEST_CPU;
|
2015-09-21 15:47:00 +00:00
|
|
|
if (of_device_is_compatible(node, "fsl,mpic")) {
|
2012-07-09 08:46:35 +00:00
|
|
|
flags |= MPIC_FSL | MPIC_LARGE_VECTORS;
|
2015-09-21 15:47:00 +00:00
|
|
|
mpic_irq_chip.flags |= IRQCHIP_SKIP_SET_WAKE;
|
|
|
|
mpic_tm_chip.flags |= IRQCHIP_SKIP_SET_WAKE;
|
|
|
|
}
|
2011-12-22 10:19:09 +00:00
|
|
|
|
2009-06-18 22:01:20 +00:00
|
|
|
mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
|
2005-09-26 06:04:21 +00:00
|
|
|
if (mpic == NULL)
|
2011-12-02 06:28:02 +00:00
|
|
|
goto err_of_node_put;
|
2009-06-18 22:01:20 +00:00
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
mpic->name = name;
|
2011-12-02 06:28:06 +00:00
|
|
|
mpic->node = node;
|
2011-12-02 06:28:01 +00:00
|
|
|
mpic->paddr = phys_addr;
|
2011-12-22 10:19:09 +00:00
|
|
|
mpic->flags = flags;
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2006-07-03 09:32:51 +00:00
|
|
|
mpic->hc_irq = mpic_irq_chip;
|
2009-11-18 23:44:21 +00:00
|
|
|
mpic->hc_irq.name = name;
|
2011-12-22 10:19:09 +00:00
|
|
|
if (!(mpic->flags & MPIC_SECONDARY))
|
2011-03-08 22:26:43 +00:00
|
|
|
mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
|
2007-04-23 08:47:08 +00:00
|
|
|
#ifdef CONFIG_MPIC_U3_HT_IRQS
|
2006-07-03 09:32:51 +00:00
|
|
|
mpic->hc_ht_irq = mpic_irq_ht_chip;
|
2009-11-18 23:44:21 +00:00
|
|
|
mpic->hc_ht_irq.name = name;
|
2011-12-22 10:19:09 +00:00
|
|
|
if (!(mpic->flags & MPIC_SECONDARY))
|
2011-03-08 22:26:43 +00:00
|
|
|
mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
|
2007-04-23 08:47:08 +00:00
|
|
|
#endif /* CONFIG_MPIC_U3_HT_IRQS */
|
2006-11-11 06:24:55 +00:00
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
#ifdef CONFIG_SMP
|
2006-07-03 09:32:51 +00:00
|
|
|
mpic->hc_ipi = mpic_ipi_chip;
|
2009-11-18 23:44:21 +00:00
|
|
|
mpic->hc_ipi.name = name;
|
2005-09-26 06:04:21 +00:00
|
|
|
#endif /* CONFIG_SMP */
|
|
|
|
|
2011-03-24 21:43:55 +00:00
|
|
|
mpic->hc_tm = mpic_tm_chip;
|
|
|
|
mpic->hc_tm.name = name;
|
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
mpic->num_sources = 0; /* so far */
|
|
|
|
|
2011-12-22 10:19:09 +00:00
|
|
|
if (mpic->flags & MPIC_LARGE_VECTORS)
|
2007-01-29 05:33:18 +00:00
|
|
|
intvec_top = 2047;
|
|
|
|
else
|
|
|
|
intvec_top = 255;
|
|
|
|
|
2011-03-24 21:43:55 +00:00
|
|
|
mpic->timer_vecs[0] = intvec_top - 12;
|
|
|
|
mpic->timer_vecs[1] = intvec_top - 11;
|
|
|
|
mpic->timer_vecs[2] = intvec_top - 10;
|
|
|
|
mpic->timer_vecs[3] = intvec_top - 9;
|
|
|
|
mpic->timer_vecs[4] = intvec_top - 8;
|
|
|
|
mpic->timer_vecs[5] = intvec_top - 7;
|
|
|
|
mpic->timer_vecs[6] = intvec_top - 6;
|
|
|
|
mpic->timer_vecs[7] = intvec_top - 5;
|
2007-01-29 05:33:18 +00:00
|
|
|
mpic->ipi_vecs[0] = intvec_top - 4;
|
|
|
|
mpic->ipi_vecs[1] = intvec_top - 3;
|
|
|
|
mpic->ipi_vecs[2] = intvec_top - 2;
|
|
|
|
mpic->ipi_vecs[3] = intvec_top - 1;
|
|
|
|
mpic->spurious_vec = intvec_top;
|
|
|
|
|
2007-07-20 23:55:21 +00:00
|
|
|
/* Look for protected sources */
|
2011-12-02 06:28:06 +00:00
|
|
|
psrc = of_get_property(mpic->node, "protected-sources", &psize);
|
2011-12-02 06:28:00 +00:00
|
|
|
if (psrc) {
|
|
|
|
/* Allocate a bitmap with one bit per interrupt */
|
|
|
|
unsigned int mapsize = BITS_TO_LONGS(intvec_top + 1);
|
|
|
|
mpic->protected = kzalloc(mapsize*sizeof(long), GFP_KERNEL);
|
|
|
|
BUG_ON(mpic->protected == NULL);
|
|
|
|
for (i = 0; i < psize/sizeof(u32); i++) {
|
|
|
|
if (psrc[i] > intvec_top)
|
|
|
|
continue;
|
|
|
|
__set_bit(psrc[i], mpic->protected);
|
2007-07-20 23:55:21 +00:00
|
|
|
}
|
|
|
|
}
|
2006-11-11 06:24:56 +00:00
|
|
|
|
2006-08-25 04:16:30 +00:00
|
|
|
#ifdef CONFIG_MPIC_WEIRD
|
2011-12-22 10:19:09 +00:00
|
|
|
mpic->hw_set = mpic_infos[MPIC_GET_REGSET(mpic->flags)];
|
2006-08-25 04:16:30 +00:00
|
|
|
#endif
|
|
|
|
|
2006-11-11 06:24:55 +00:00
|
|
|
/* default register type */
|
2011-12-22 10:19:09 +00:00
|
|
|
if (mpic->flags & MPIC_BIG_ENDIAN)
|
2011-12-02 06:27:59 +00:00
|
|
|
mpic->reg_type = mpic_access_mmio_be;
|
|
|
|
else
|
|
|
|
mpic->reg_type = mpic_access_mmio_le;
|
2006-11-11 06:24:56 +00:00
|
|
|
|
2011-12-02 06:27:59 +00:00
|
|
|
/*
|
|
|
|
* An MPIC with a "dcr-reg" property must be accessed that way, but
|
|
|
|
* only if the kernel includes DCR support.
|
|
|
|
*/
|
2006-11-11 06:24:55 +00:00
|
|
|
#ifdef CONFIG_PPC_DCR
|
2011-12-22 10:19:09 +00:00
|
|
|
if (mpic->flags & MPIC_USES_DCR)
|
2006-11-11 06:24:55 +00:00
|
|
|
mpic->reg_type = mpic_access_dcr;
|
|
|
|
#else
|
2011-12-22 10:19:09 +00:00
|
|
|
BUG_ON(mpic->flags & MPIC_USES_DCR);
|
2011-12-02 06:27:59 +00:00
|
|
|
#endif
|
2006-11-11 06:24:56 +00:00
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
/* Map the global registers */
|
2011-12-02 06:28:06 +00:00
|
|
|
mpic_map(mpic, mpic->paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
|
|
|
|
mpic_map(mpic, mpic->paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2012-07-09 08:45:42 +00:00
|
|
|
if (mpic->flags & MPIC_FSL) {
|
2012-08-08 04:06:09 +00:00
|
|
|
int ret;
|
|
|
|
|
2012-07-09 08:45:42 +00:00
|
|
|
/*
|
|
|
|
* Yes, Freescale really did put global registers in the
|
|
|
|
* magic per-cpu area -- and they don't even show up in the
|
|
|
|
* non-magic per-cpu copies that this driver normally uses.
|
|
|
|
*/
|
|
|
|
mpic_map(mpic, mpic->paddr, &mpic->thiscpuregs,
|
|
|
|
MPIC_CPU_THISBASE, 0x1000);
|
2012-08-08 04:06:09 +00:00
|
|
|
|
2013-04-10 02:52:55 +00:00
|
|
|
fsl_version = fsl_mpic_get_version(mpic);
|
2012-08-08 04:06:09 +00:00
|
|
|
|
|
|
|
/* Error interrupt mask register (EIMR) is required for
|
|
|
|
* handling individual device error interrupts. EIMR
|
|
|
|
* was added in MPIC version 4.1.
|
|
|
|
*
|
|
|
|
* Over here we reserve vector number space for error
|
|
|
|
* interrupt vectors. This space is stolen from the
|
|
|
|
* global vector number space, as in case of ipis
|
|
|
|
* and timer interrupts.
|
|
|
|
*
|
|
|
|
* Available vector space = intvec_top - 12, where 12
|
|
|
|
* is the number of vectors which have been consumed by
|
|
|
|
* ipis and timer interrupts.
|
|
|
|
*/
|
2013-01-22 01:56:41 +00:00
|
|
|
if (fsl_version >= 0x401) {
|
2012-08-08 04:06:09 +00:00
|
|
|
ret = mpic_setup_error_int(mpic, intvec_top - 12);
|
|
|
|
if (ret)
|
|
|
|
return NULL;
|
|
|
|
}
|
2013-01-22 01:56:41 +00:00
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* EPR is only available starting with v4.0. To support
|
|
|
|
* platforms that don't know the MPIC version at compile-time,
|
|
|
|
* such as qemu-e500, turn off coreint if this MPIC doesn't
|
|
|
|
* support it. Note that we never enable it if it wasn't
|
|
|
|
* requested in the first place.
|
|
|
|
*
|
|
|
|
* This is done outside the MPIC_FSL check, so that we
|
|
|
|
* also disable coreint if the MPIC node doesn't have
|
|
|
|
* an "fsl,mpic" compatible at all. This will be the case
|
|
|
|
* with device trees generated by older versions of QEMU.
|
|
|
|
* fsl_version will be zero if MPIC_FSL is not set.
|
|
|
|
*/
|
|
|
|
if (fsl_version < 0x400 && (flags & MPIC_ENABLE_COREINT)) {
|
|
|
|
WARN_ON(ppc_md.get_irq != mpic_get_coreint_irq);
|
|
|
|
ppc_md.get_irq = mpic_get_irq;
|
2012-07-09 08:45:42 +00:00
|
|
|
}
|
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
/* Reset */
|
2011-03-14 10:01:06 +00:00
|
|
|
|
|
|
|
/* When using a device-node, reset requests are only honored if the MPIC
|
|
|
|
* is allowed to reset.
|
|
|
|
*/
|
2011-12-22 10:19:14 +00:00
|
|
|
if (!(mpic->flags & MPIC_NO_RESET)) {
|
2011-03-14 10:01:06 +00:00
|
|
|
printk(KERN_DEBUG "mpic: Resetting\n");
|
2006-08-25 04:16:30 +00:00
|
|
|
mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
|
|
|
|
mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
|
2005-09-26 06:04:21 +00:00
|
|
|
| MPIC_GREG_GCONF_RESET);
|
2006-08-25 04:16:30 +00:00
|
|
|
while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
|
2005-09-26 06:04:21 +00:00
|
|
|
& MPIC_GREG_GCONF_RESET)
|
|
|
|
mb();
|
|
|
|
}
|
|
|
|
|
2009-01-07 21:53:29 +00:00
|
|
|
/* CoreInt */
|
2011-12-22 10:19:09 +00:00
|
|
|
if (mpic->flags & MPIC_ENABLE_COREINT)
|
2009-01-07 21:53:29 +00:00
|
|
|
mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
|
|
|
|
mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
|
|
|
|
| MPIC_GREG_GCONF_COREINT);
|
|
|
|
|
2011-12-22 10:19:09 +00:00
|
|
|
if (mpic->flags & MPIC_ENABLE_MCK)
|
2007-12-20 19:11:18 +00:00
|
|
|
mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
|
|
|
|
mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
|
|
|
|
| MPIC_GREG_GCONF_MCK);
|
|
|
|
|
2011-07-08 11:12:42 +00:00
|
|
|
/*
|
|
|
|
* The MPIC driver will crash if there are more cores than we
|
|
|
|
* can initialize, so we may as well catch that problem here.
|
|
|
|
*/
|
|
|
|
BUG_ON(num_possible_cpus() > MPIC_MAX_CPUS);
|
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
/* Map the per-CPU registers */
|
2011-07-08 11:12:42 +00:00
|
|
|
for_each_possible_cpu(i) {
|
|
|
|
unsigned int cpu = get_hard_smp_processor_id(i);
|
|
|
|
|
2011-12-02 06:28:06 +00:00
|
|
|
mpic_map(mpic, mpic->paddr, &mpic->cpuregs[cpu],
|
2011-07-08 11:12:42 +00:00
|
|
|
MPIC_INFO(CPU_BASE) + cpu * MPIC_INFO(CPU_STRIDE),
|
2006-11-11 06:24:55 +00:00
|
|
|
0x1000);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
2011-12-22 10:19:13 +00:00
|
|
|
/*
|
|
|
|
* Read feature register. For non-ISU MPICs, num sources as well. On
|
|
|
|
* ISU MPICs, sources are counted as ISUs are added
|
|
|
|
*/
|
|
|
|
greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
|
|
|
|
|
|
|
|
/*
|
|
|
|
* By default, the last source number comes from the MPIC, but the
|
|
|
|
* device-tree and board support code can override it on buggy hw.
|
2012-02-22 13:50:13 +00:00
|
|
|
* If we get passed an isu_size (multi-isu MPIC) then we use that
|
|
|
|
* as a default instead of the value read from the HW.
|
2011-12-22 10:19:13 +00:00
|
|
|
*/
|
|
|
|
last_irq = (greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
|
2013-09-26 12:40:04 +00:00
|
|
|
>> MPIC_GREG_FEATURE_LAST_SRC_SHIFT;
|
2012-02-22 13:50:13 +00:00
|
|
|
if (isu_size)
|
|
|
|
last_irq = isu_size * MPIC_MAX_ISU - 1;
|
2011-12-22 10:19:13 +00:00
|
|
|
of_property_read_u32(mpic->node, "last-interrupt-source", &last_irq);
|
|
|
|
if (irq_count)
|
|
|
|
last_irq = irq_count - 1;
|
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
/* Initialize main ISU if none provided */
|
2011-12-22 10:19:13 +00:00
|
|
|
if (!isu_size) {
|
|
|
|
isu_size = last_irq + 1;
|
|
|
|
mpic->num_sources = isu_size;
|
2011-12-02 06:28:06 +00:00
|
|
|
mpic_map(mpic, mpic->paddr, &mpic->isus[0],
|
2011-12-22 10:19:13 +00:00
|
|
|
MPIC_INFO(IRQ_BASE),
|
|
|
|
MPIC_INFO(IRQ_STRIDE) * isu_size);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
2011-12-22 10:19:13 +00:00
|
|
|
|
|
|
|
mpic->isu_size = isu_size;
|
2005-09-26 06:04:21 +00:00
|
|
|
mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
|
|
|
|
mpic->isu_mask = (1 << mpic->isu_shift) - 1;
|
|
|
|
|
2012-02-14 21:06:54 +00:00
|
|
|
mpic->irqhost = irq_domain_add_linear(mpic->node,
|
2012-07-22 16:45:43 +00:00
|
|
|
intvec_top,
|
2012-02-14 21:06:54 +00:00
|
|
|
&mpic_host_ops, mpic);
|
2011-12-02 06:28:02 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* FIXME: The code leaks the MPIC object and mappings here; this
|
|
|
|
* is very unlikely to fail but it ought to be fixed anyways.
|
|
|
|
*/
|
2009-05-08 12:08:20 +00:00
|
|
|
if (mpic->irqhost == NULL)
|
|
|
|
return NULL;
|
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
/* Display version */
|
2008-02-21 09:39:01 +00:00
|
|
|
switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
|
2005-09-26 06:04:21 +00:00
|
|
|
case 1:
|
|
|
|
vers = "1.0";
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
vers = "1.2";
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
vers = "1.3";
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
vers = "<unknown>";
|
|
|
|
break;
|
|
|
|
}
|
2006-11-11 06:24:56 +00:00
|
|
|
printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
|
|
|
|
" max %d CPUs\n",
|
2011-12-02 06:28:01 +00:00
|
|
|
name, vers, (unsigned long long)mpic->paddr, num_possible_cpus());
|
2006-11-11 06:24:56 +00:00
|
|
|
printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
|
|
|
|
mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
mpic->next = mpics;
|
|
|
|
mpics = mpic;
|
|
|
|
|
2011-12-22 10:19:09 +00:00
|
|
|
if (!(mpic->flags & MPIC_SECONDARY)) {
|
2005-09-26 06:04:21 +00:00
|
|
|
mpic_primary = mpic;
|
2006-07-03 11:36:01 +00:00
|
|
|
irq_set_default_host(mpic->irqhost);
|
|
|
|
}
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
return mpic;
|
2011-12-02 06:28:02 +00:00
|
|
|
|
|
|
|
err_of_node_put:
|
|
|
|
of_node_put(node);
|
|
|
|
return NULL;
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
|
2006-11-11 06:24:56 +00:00
|
|
|
phys_addr_t paddr)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
|
|
|
unsigned int isu_first = isu_num * mpic->isu_size;
|
|
|
|
|
|
|
|
BUG_ON(isu_num >= MPIC_MAX_ISU);
|
|
|
|
|
2011-12-02 06:28:06 +00:00
|
|
|
mpic_map(mpic,
|
2009-06-22 16:47:59 +00:00
|
|
|
paddr, &mpic->isus[isu_num], 0,
|
2006-11-11 06:24:55 +00:00
|
|
|
MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
|
2009-06-22 16:47:59 +00:00
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
if ((isu_first + mpic->isu_size) > mpic->num_sources)
|
|
|
|
mpic->num_sources = isu_first + mpic->isu_size;
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init mpic_init(struct mpic *mpic)
|
|
|
|
{
|
2011-12-02 06:28:07 +00:00
|
|
|
int i, cpu;
|
2012-07-09 08:45:42 +00:00
|
|
|
int num_timers = 4;
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
BUG_ON(mpic->num_sources == 0);
|
|
|
|
|
|
|
|
printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
|
|
|
|
|
|
|
|
/* Set current processor priority to max */
|
2006-08-25 04:16:30 +00:00
|
|
|
mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2012-07-09 08:45:42 +00:00
|
|
|
if (mpic->flags & MPIC_FSL) {
|
2013-04-10 02:52:55 +00:00
|
|
|
u32 version = fsl_mpic_get_version(mpic);
|
2012-07-09 08:45:42 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Timer group B is present at the latest in MPIC 3.1 (e.g.
|
|
|
|
* mpc8536). It is not present in MPIC 2.0 (e.g. mpc8544).
|
|
|
|
* I don't know about the status of intermediate versions (or
|
|
|
|
* whether they even exist).
|
|
|
|
*/
|
|
|
|
if (version >= 0x0301)
|
|
|
|
num_timers = 8;
|
|
|
|
}
|
|
|
|
|
2011-03-24 21:43:55 +00:00
|
|
|
/* Initialize timers to our reserved vectors and mask them for now */
|
2012-07-09 08:45:42 +00:00
|
|
|
for (i = 0; i < num_timers; i++) {
|
|
|
|
unsigned int offset = mpic_tm_offset(mpic, i);
|
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
mpic_write(mpic->tmregs,
|
2012-07-09 08:45:42 +00:00
|
|
|
offset + MPIC_INFO(TIMER_DESTINATION),
|
2011-03-24 21:43:55 +00:00
|
|
|
1 << hard_smp_processor_id());
|
2005-09-26 06:04:21 +00:00
|
|
|
mpic_write(mpic->tmregs,
|
2012-07-09 08:45:42 +00:00
|
|
|
offset + MPIC_INFO(TIMER_VECTOR_PRI),
|
2005-09-26 06:04:21 +00:00
|
|
|
MPIC_VECPRI_MASK |
|
2011-03-24 21:43:55 +00:00
|
|
|
(9 << MPIC_VECPRI_PRIORITY_SHIFT) |
|
2007-01-29 05:33:18 +00:00
|
|
|
(mpic->timer_vecs[0] + i));
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Initialize IPIs to our reserved vectors and mark them disabled for now */
|
|
|
|
mpic_test_broken_ipi(mpic);
|
|
|
|
for (i = 0; i < 4; i++) {
|
|
|
|
mpic_ipi_write(i,
|
|
|
|
MPIC_VECPRI_MASK |
|
|
|
|
(10 << MPIC_VECPRI_PRIORITY_SHIFT) |
|
2007-01-29 05:33:18 +00:00
|
|
|
(mpic->ipi_vecs[0] + i));
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
2005-12-14 02:10:10 +00:00
|
|
|
/* Do the HT PIC fixups on U3 broken mpic */
|
2005-09-26 06:04:21 +00:00
|
|
|
DBG("MPIC flags: %x\n", mpic->flags);
|
2011-12-02 06:28:03 +00:00
|
|
|
if ((mpic->flags & MPIC_U3_HT_IRQS) && !(mpic->flags & MPIC_SECONDARY)) {
|
2007-05-02 06:33:41 +00:00
|
|
|
mpic_scan_ht_pics(mpic);
|
2007-05-08 02:58:37 +00:00
|
|
|
mpic_u3msi_init(mpic);
|
|
|
|
}
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2007-12-12 06:44:46 +00:00
|
|
|
mpic_pasemi_msi_init(mpic);
|
|
|
|
|
2011-03-14 10:01:07 +00:00
|
|
|
cpu = mpic_processor_id(mpic);
|
2008-11-28 09:51:23 +00:00
|
|
|
|
2011-03-14 10:01:06 +00:00
|
|
|
if (!(mpic->flags & MPIC_NO_RESET)) {
|
|
|
|
for (i = 0; i < mpic->num_sources; i++) {
|
|
|
|
/* start with vector = source number, and masked */
|
|
|
|
u32 vecpri = MPIC_VECPRI_MASK | i |
|
|
|
|
(8 << MPIC_VECPRI_PRIORITY_SHIFT);
|
2013-09-26 12:40:04 +00:00
|
|
|
|
2011-03-14 10:01:06 +00:00
|
|
|
/* check if protected */
|
|
|
|
if (mpic->protected && test_bit(i, mpic->protected))
|
|
|
|
continue;
|
|
|
|
/* init hw */
|
|
|
|
mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
|
|
|
|
mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
|
|
|
|
}
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
2013-09-26 12:40:04 +00:00
|
|
|
|
2007-01-29 05:33:18 +00:00
|
|
|
/* Init spurious vector */
|
|
|
|
mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2006-08-25 04:16:30 +00:00
|
|
|
/* Disable 8259 passthrough, if supported */
|
|
|
|
if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
|
|
|
|
mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
|
|
|
|
mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
|
|
|
|
| MPIC_GREG_GCONF_8259_PTHROU_DIS);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2007-12-28 04:16:29 +00:00
|
|
|
if (mpic->flags & MPIC_NO_BIAS)
|
|
|
|
mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
|
|
|
|
mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
|
|
|
|
| MPIC_GREG_GCONF_NO_BIAS);
|
|
|
|
|
2005-09-26 06:04:21 +00:00
|
|
|
/* Set current processor priority to 0 */
|
2006-08-25 04:16:30 +00:00
|
|
|
mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
|
2007-05-02 06:33:41 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_PM
|
|
|
|
/* allocate memory to save mpic state */
|
2009-07-01 10:59:57 +00:00
|
|
|
mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
|
|
|
|
GFP_KERNEL);
|
2007-05-02 06:33:41 +00:00
|
|
|
BUG_ON(mpic->save_data == NULL);
|
|
|
|
#endif
|
2011-12-02 06:28:07 +00:00
|
|
|
|
|
|
|
/* Check if this MPIC is chained from a parent interrupt controller */
|
|
|
|
if (mpic->flags & MPIC_SECONDARY) {
|
|
|
|
int virq = irq_of_parse_and_map(mpic->node, 0);
|
|
|
|
if (virq != NO_IRQ) {
|
|
|
|
printk(KERN_INFO "%s: hooking up to IRQ %d\n",
|
|
|
|
mpic->node->full_name, virq);
|
|
|
|
irq_set_handler_data(virq, mpic);
|
|
|
|
irq_set_chained_handler(virq, &mpic_cascade);
|
|
|
|
}
|
|
|
|
}
|
2014-05-21 01:26:01 +00:00
|
|
|
|
|
|
|
/* FSL mpic error interrupt intialization */
|
|
|
|
if (mpic->flags & MPIC_FSL_HAS_EIMR)
|
|
|
|
mpic_err_int_init(mpic, MPIC_FSL_ERR_INT);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
|
|
|
|
{
|
2009-04-07 18:26:54 +00:00
|
|
|
struct mpic *mpic = mpic_find(irq);
|
2011-05-04 05:02:15 +00:00
|
|
|
unsigned int src = virq_to_hw(irq);
|
2005-09-26 06:04:21 +00:00
|
|
|
unsigned long flags;
|
|
|
|
u32 reg;
|
|
|
|
|
2008-05-21 06:24:31 +00:00
|
|
|
if (!mpic)
|
|
|
|
return;
|
|
|
|
|
2010-02-18 02:23:18 +00:00
|
|
|
raw_spin_lock_irqsave(&mpic_lock, flags);
|
2012-04-19 17:29:34 +00:00
|
|
|
if (mpic_is_ipi(mpic, src)) {
|
2007-01-29 05:33:18 +00:00
|
|
|
reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
|
2005-11-18 06:18:15 +00:00
|
|
|
~MPIC_VECPRI_PRIORITY_MASK;
|
2007-01-29 05:33:18 +00:00
|
|
|
mpic_ipi_write(src - mpic->ipi_vecs[0],
|
2005-09-26 06:04:21 +00:00
|
|
|
reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
|
2012-04-19 17:29:34 +00:00
|
|
|
} else if (mpic_is_tm(mpic, src)) {
|
2011-03-24 21:43:55 +00:00
|
|
|
reg = mpic_tm_read(src - mpic->timer_vecs[0]) &
|
|
|
|
~MPIC_VECPRI_PRIORITY_MASK;
|
|
|
|
mpic_tm_write(src - mpic->timer_vecs[0],
|
|
|
|
reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
|
2005-09-26 06:04:21 +00:00
|
|
|
} else {
|
2006-08-25 04:16:30 +00:00
|
|
|
reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
|
2005-11-18 06:18:15 +00:00
|
|
|
& ~MPIC_VECPRI_PRIORITY_MASK;
|
2006-08-25 04:16:30 +00:00
|
|
|
mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
|
2005-09-26 06:04:21 +00:00
|
|
|
reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
|
|
|
|
}
|
2010-02-18 02:23:18 +00:00
|
|
|
raw_spin_unlock_irqrestore(&mpic_lock, flags);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void mpic_setup_this_cpu(void)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
struct mpic *mpic = mpic_primary;
|
|
|
|
unsigned long flags;
|
|
|
|
u32 msk = 1 << hard_smp_processor_id();
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
BUG_ON(mpic == NULL);
|
|
|
|
|
|
|
|
DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
|
|
|
|
|
2010-02-18 02:23:18 +00:00
|
|
|
raw_spin_lock_irqsave(&mpic_lock, flags);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
/* let the mpic know we want intrs. default affinity is 0xffffffff
|
|
|
|
* until changed via /proc. That's how it's done on x86. If we want
|
|
|
|
* it differently, then we should make sure we also change the default
|
2006-06-29 09:24:38 +00:00
|
|
|
* values of irq_desc[].affinity in irq.c.
|
2005-09-26 06:04:21 +00:00
|
|
|
*/
|
2013-05-27 21:59:43 +00:00
|
|
|
if (distribute_irqs && !(mpic->flags & MPIC_SINGLE_DEST_CPU)) {
|
2005-09-26 06:04:21 +00:00
|
|
|
for (i = 0; i < mpic->num_sources ; i++)
|
2006-08-25 04:16:30 +00:00
|
|
|
mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
|
|
|
|
mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Set current processor priority to 0 */
|
2006-08-25 04:16:30 +00:00
|
|
|
mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2010-02-18 02:23:18 +00:00
|
|
|
raw_spin_unlock_irqrestore(&mpic_lock, flags);
|
2005-09-26 06:04:21 +00:00
|
|
|
#endif /* CONFIG_SMP */
|
|
|
|
}
|
|
|
|
|
|
|
|
int mpic_cpu_get_priority(void)
|
|
|
|
{
|
|
|
|
struct mpic *mpic = mpic_primary;
|
|
|
|
|
2006-08-25 04:16:30 +00:00
|
|
|
return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void mpic_cpu_set_priority(int prio)
|
|
|
|
{
|
|
|
|
struct mpic *mpic = mpic_primary;
|
|
|
|
|
|
|
|
prio &= MPIC_CPU_TASKPRI_MASK;
|
2006-08-25 04:16:30 +00:00
|
|
|
mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void mpic_teardown_this_cpu(int secondary)
|
|
|
|
{
|
|
|
|
struct mpic *mpic = mpic_primary;
|
|
|
|
unsigned long flags;
|
|
|
|
u32 msk = 1 << hard_smp_processor_id();
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
BUG_ON(mpic == NULL);
|
|
|
|
|
|
|
|
DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
|
2010-02-18 02:23:18 +00:00
|
|
|
raw_spin_lock_irqsave(&mpic_lock, flags);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
/* let the mpic know we don't want intrs. */
|
|
|
|
for (i = 0; i < mpic->num_sources ; i++)
|
2006-08-25 04:16:30 +00:00
|
|
|
mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
|
|
|
|
mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
/* Set current processor priority to max */
|
2006-08-25 04:16:30 +00:00
|
|
|
mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
|
2008-04-03 19:09:43 +00:00
|
|
|
/* We need to EOI the IPI since not all platforms reset the MPIC
|
|
|
|
* on boot and new interrupts wouldn't get delivered otherwise.
|
|
|
|
*/
|
|
|
|
mpic_eoi(mpic);
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2010-02-18 02:23:18 +00:00
|
|
|
raw_spin_unlock_irqrestore(&mpic_lock, flags);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
|
2007-12-20 19:11:18 +00:00
|
|
|
static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
2006-07-03 11:36:01 +00:00
|
|
|
u32 src;
|
2005-09-26 06:04:21 +00:00
|
|
|
|
2007-12-20 19:11:18 +00:00
|
|
|
src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
|
2005-12-14 02:10:10 +00:00
|
|
|
#ifdef DEBUG_LOW
|
2007-12-20 19:11:18 +00:00
|
|
|
DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
|
2005-12-14 02:10:10 +00:00
|
|
|
#endif
|
2007-04-30 20:38:11 +00:00
|
|
|
if (unlikely(src == mpic->spurious_vec)) {
|
|
|
|
if (mpic->flags & MPIC_SPV_EOI)
|
|
|
|
mpic_eoi(mpic);
|
2006-07-03 11:36:01 +00:00
|
|
|
return NO_IRQ;
|
2007-04-30 20:38:11 +00:00
|
|
|
}
|
2007-07-20 23:55:21 +00:00
|
|
|
if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
|
2011-06-04 05:36:54 +00:00
|
|
|
printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
|
|
|
|
mpic->name, (int)src);
|
2007-07-20 23:55:21 +00:00
|
|
|
mpic_eoi(mpic);
|
|
|
|
return NO_IRQ;
|
|
|
|
}
|
|
|
|
|
2006-07-03 11:36:01 +00:00
|
|
|
return irq_linear_revmap(mpic->irqhost, src);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
2007-12-20 19:11:18 +00:00
|
|
|
unsigned int mpic_get_one_irq(struct mpic *mpic)
|
|
|
|
{
|
|
|
|
return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
|
|
|
|
}
|
|
|
|
|
2006-10-07 12:08:26 +00:00
|
|
|
unsigned int mpic_get_irq(void)
|
2005-09-26 06:04:21 +00:00
|
|
|
{
|
|
|
|
struct mpic *mpic = mpic_primary;
|
|
|
|
|
|
|
|
BUG_ON(mpic == NULL);
|
|
|
|
|
2006-10-07 12:08:26 +00:00
|
|
|
return mpic_get_one_irq(mpic);
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
|
|
|
|
2009-01-07 21:53:29 +00:00
|
|
|
unsigned int mpic_get_coreint_irq(void)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_BOOKE
|
|
|
|
struct mpic *mpic = mpic_primary;
|
|
|
|
u32 src;
|
|
|
|
|
|
|
|
BUG_ON(mpic == NULL);
|
|
|
|
|
|
|
|
src = mfspr(SPRN_EPR);
|
|
|
|
|
|
|
|
if (unlikely(src == mpic->spurious_vec)) {
|
|
|
|
if (mpic->flags & MPIC_SPV_EOI)
|
|
|
|
mpic_eoi(mpic);
|
|
|
|
return NO_IRQ;
|
|
|
|
}
|
|
|
|
if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
|
2011-06-04 05:36:54 +00:00
|
|
|
printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
|
|
|
|
mpic->name, (int)src);
|
2009-01-07 21:53:29 +00:00
|
|
|
return NO_IRQ;
|
|
|
|
}
|
|
|
|
|
|
|
|
return irq_linear_revmap(mpic->irqhost, src);
|
|
|
|
#else
|
|
|
|
return NO_IRQ;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2007-12-20 19:11:18 +00:00
|
|
|
unsigned int mpic_get_mcirq(void)
|
|
|
|
{
|
|
|
|
struct mpic *mpic = mpic_primary;
|
|
|
|
|
|
|
|
BUG_ON(mpic == NULL);
|
|
|
|
|
|
|
|
return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
|
|
|
|
}
|
2005-09-26 06:04:21 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
void mpic_request_ipis(void)
|
|
|
|
{
|
|
|
|
struct mpic *mpic = mpic_primary;
|
2008-10-10 01:56:50 +00:00
|
|
|
int i;
|
2005-09-26 06:04:21 +00:00
|
|
|
BUG_ON(mpic == NULL);
|
|
|
|
|
2010-02-06 07:47:20 +00:00
|
|
|
printk(KERN_INFO "mpic: requesting IPIs...\n");
|
2006-07-03 11:36:01 +00:00
|
|
|
|
|
|
|
for (i = 0; i < 4; i++) {
|
|
|
|
unsigned int vipi = irq_create_mapping(mpic->irqhost,
|
2007-01-29 05:33:18 +00:00
|
|
|
mpic->ipi_vecs[0] + i);
|
2006-07-03 11:36:01 +00:00
|
|
|
if (vipi == NO_IRQ) {
|
2008-10-10 01:56:50 +00:00
|
|
|
printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
|
|
|
|
continue;
|
2007-05-14 20:59:12 +00:00
|
|
|
}
|
2008-10-10 01:56:50 +00:00
|
|
|
smp_request_message_ipi(vipi, i);
|
2006-07-03 11:36:01 +00:00
|
|
|
}
|
2005-09-26 06:04:21 +00:00
|
|
|
}
|
2005-10-20 07:09:51 +00:00
|
|
|
|
2011-05-10 19:29:17 +00:00
|
|
|
void smp_mpic_message_pass(int cpu, int msg)
|
2010-05-06 08:01:46 +00:00
|
|
|
{
|
|
|
|
struct mpic *mpic = mpic_primary;
|
2011-05-10 19:29:17 +00:00
|
|
|
u32 physmask;
|
2010-05-06 08:01:46 +00:00
|
|
|
|
|
|
|
BUG_ON(mpic == NULL);
|
|
|
|
|
2005-10-20 07:09:51 +00:00
|
|
|
/* make sure we're sending something that translates to an IPI */
|
|
|
|
if ((unsigned int)msg > 3) {
|
|
|
|
printk("SMP %d: smp_message_pass: unknown msg %d\n",
|
|
|
|
smp_processor_id(), msg);
|
|
|
|
return;
|
|
|
|
}
|
2011-05-10 19:29:17 +00:00
|
|
|
|
|
|
|
#ifdef DEBUG_IPI
|
|
|
|
DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, msg);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
physmask = 1 << get_hard_smp_processor_id(cpu);
|
|
|
|
|
|
|
|
mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
|
|
|
|
msg * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE), physmask);
|
2005-10-20 07:09:51 +00:00
|
|
|
}
|
2007-02-08 07:34:04 +00:00
|
|
|
|
2015-04-04 08:28:50 +00:00
|
|
|
void __init smp_mpic_probe(void)
|
2007-02-08 07:34:04 +00:00
|
|
|
{
|
|
|
|
int nr_cpus;
|
|
|
|
|
|
|
|
DBG("smp_mpic_probe()...\n");
|
|
|
|
|
2015-01-21 22:21:14 +00:00
|
|
|
nr_cpus = num_possible_cpus();
|
2007-02-08 07:34:04 +00:00
|
|
|
|
|
|
|
DBG("nr_cpus: %d\n", nr_cpus);
|
|
|
|
|
|
|
|
if (nr_cpus > 1)
|
|
|
|
mpic_request_ipis();
|
|
|
|
}
|
|
|
|
|
2012-12-21 22:04:10 +00:00
|
|
|
void smp_mpic_setup_cpu(int cpu)
|
2007-02-08 07:34:04 +00:00
|
|
|
{
|
|
|
|
mpic_setup_this_cpu();
|
|
|
|
}
|
2010-06-29 09:42:26 +00:00
|
|
|
|
|
|
|
void mpic_reset_core(int cpu)
|
|
|
|
{
|
|
|
|
struct mpic *mpic = mpic_primary;
|
|
|
|
u32 pir;
|
|
|
|
int cpuid = get_hard_smp_processor_id(cpu);
|
2011-10-26 18:46:57 +00:00
|
|
|
int i;
|
2010-06-29 09:42:26 +00:00
|
|
|
|
|
|
|
/* Set target bit for core reset */
|
|
|
|
pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
|
|
|
|
pir |= (1 << cpuid);
|
|
|
|
mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
|
|
|
|
mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
|
|
|
|
|
|
|
|
/* Restore target bit after reset complete */
|
|
|
|
pir &= ~(1 << cpuid);
|
|
|
|
mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
|
|
|
|
mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
|
2011-10-26 18:46:57 +00:00
|
|
|
|
|
|
|
/* Perform 15 EOI on each reset core to clear pending interrupts.
|
|
|
|
* This is required for FSL CoreNet based devices */
|
|
|
|
if (mpic->flags & MPIC_FSL) {
|
|
|
|
for (i = 0; i < 15; i++) {
|
|
|
|
_mpic_write(mpic->reg_type, &mpic->cpuregs[cpuid],
|
|
|
|
MPIC_CPU_EOI, 0);
|
|
|
|
}
|
|
|
|
}
|
2010-06-29 09:42:26 +00:00
|
|
|
}
|
2005-09-26 06:04:21 +00:00
|
|
|
#endif /* CONFIG_SMP */
|
2007-05-02 06:33:41 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_PM
|
2011-04-26 17:14:57 +00:00
|
|
|
static void mpic_suspend_one(struct mpic *mpic)
|
2007-05-02 06:33:41 +00:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < mpic->num_sources; i++) {
|
|
|
|
mpic->save_data[i].vecprio =
|
|
|
|
mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
|
|
|
|
mpic->save_data[i].dest =
|
|
|
|
mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
|
|
|
|
}
|
2011-04-26 17:14:57 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int mpic_suspend(void)
|
|
|
|
{
|
|
|
|
struct mpic *mpic = mpics;
|
|
|
|
|
|
|
|
while (mpic) {
|
|
|
|
mpic_suspend_one(mpic);
|
|
|
|
mpic = mpic->next;
|
|
|
|
}
|
2007-05-02 06:33:41 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-04-26 17:14:57 +00:00
|
|
|
static void mpic_resume_one(struct mpic *mpic)
|
2007-05-02 06:33:41 +00:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < mpic->num_sources; i++) {
|
|
|
|
mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
|
|
|
|
mpic->save_data[i].vecprio);
|
|
|
|
mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
|
|
|
|
mpic->save_data[i].dest);
|
|
|
|
|
|
|
|
#ifdef CONFIG_MPIC_U3_HT_IRQS
|
2010-06-12 15:36:48 +00:00
|
|
|
if (mpic->fixups) {
|
2007-05-02 06:33:41 +00:00
|
|
|
struct mpic_irq_fixup *fixup = &mpic->fixups[i];
|
|
|
|
|
|
|
|
if (fixup->base) {
|
|
|
|
/* we use the lowest bit in an inverted meaning */
|
|
|
|
if ((mpic->save_data[i].fixup_data & 1) == 0)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
/* Enable and configure */
|
|
|
|
writeb(0x10 + 2 * fixup->index, fixup->base + 2);
|
|
|
|
|
|
|
|
writel(mpic->save_data[i].fixup_data & ~1,
|
|
|
|
fixup->base + 4);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
} /* end for loop */
|
2011-04-26 17:14:57 +00:00
|
|
|
}
|
2007-05-02 06:33:41 +00:00
|
|
|
|
2011-04-26 17:14:57 +00:00
|
|
|
static void mpic_resume(void)
|
|
|
|
{
|
|
|
|
struct mpic *mpic = mpics;
|
|
|
|
|
|
|
|
while (mpic) {
|
|
|
|
mpic_resume_one(mpic);
|
|
|
|
mpic = mpic->next;
|
|
|
|
}
|
2007-05-02 06:33:41 +00:00
|
|
|
}
|
|
|
|
|
2011-04-26 17:14:57 +00:00
|
|
|
static struct syscore_ops mpic_syscore_ops = {
|
2007-05-02 06:33:41 +00:00
|
|
|
.resume = mpic_resume,
|
|
|
|
.suspend = mpic_suspend,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int mpic_init_sys(void)
|
|
|
|
{
|
2011-04-26 17:14:57 +00:00
|
|
|
register_syscore_ops(&mpic_syscore_ops);
|
2013-04-09 02:22:31 +00:00
|
|
|
subsys_system_register(&mpic_subsys, NULL);
|
|
|
|
|
2011-04-26 17:14:57 +00:00
|
|
|
return 0;
|
2007-05-02 06:33:41 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
device_initcall(mpic_init_sys);
|
2011-04-26 17:14:57 +00:00
|
|
|
#endif
|