2019-05-27 06:55:01 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-or-later
|
2017-12-01 06:05:42 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) Jernej Skrabec <jernej.skrabec@siol.net>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <drm/drm_atomic.h>
|
|
|
|
#include <drm/drm_atomic_helper.h>
|
|
|
|
#include <drm/drm_crtc.h>
|
|
|
|
#include <drm/drm_fb_cma_helper.h>
|
|
|
|
#include <drm/drm_gem_cma_helper.h>
|
2018-11-22 01:44:17 +00:00
|
|
|
#include <drm/drm_gem_framebuffer_helper.h>
|
2017-12-01 06:05:42 +00:00
|
|
|
#include <drm/drm_plane_helper.h>
|
2019-01-17 21:03:34 +00:00
|
|
|
#include <drm/drm_probe_helper.h>
|
2017-12-01 06:05:42 +00:00
|
|
|
|
|
|
|
#include "sun8i_vi_layer.h"
|
|
|
|
#include "sun8i_mixer.h"
|
2017-12-01 06:05:44 +00:00
|
|
|
#include "sun8i_vi_scaler.h"
|
2017-12-01 06:05:42 +00:00
|
|
|
|
|
|
|
static void sun8i_vi_layer_enable(struct sun8i_mixer *mixer, int channel,
|
2018-07-17 12:25:22 +00:00
|
|
|
int overlay, bool enable, unsigned int zpos,
|
|
|
|
unsigned int old_zpos)
|
2017-12-01 06:05:42 +00:00
|
|
|
{
|
2018-11-04 18:26:46 +00:00
|
|
|
u32 val, bld_base, ch_base;
|
|
|
|
|
|
|
|
bld_base = sun8i_blender_base(mixer);
|
|
|
|
ch_base = sun8i_channel_base(mixer, channel);
|
2017-12-01 06:05:42 +00:00
|
|
|
|
|
|
|
DRM_DEBUG_DRIVER("%sabling VI channel %d overlay %d\n",
|
|
|
|
enable ? "En" : "Dis", channel, overlay);
|
|
|
|
|
|
|
|
if (enable)
|
|
|
|
val = SUN8I_MIXER_CHAN_VI_LAYER_ATTR_EN;
|
|
|
|
else
|
|
|
|
val = 0;
|
|
|
|
|
|
|
|
regmap_update_bits(mixer->engine.regs,
|
2018-11-04 18:26:46 +00:00
|
|
|
SUN8I_MIXER_CHAN_VI_LAYER_ATTR(ch_base, overlay),
|
2017-12-01 06:05:42 +00:00
|
|
|
SUN8I_MIXER_CHAN_VI_LAYER_ATTR_EN, val);
|
|
|
|
|
2018-07-17 12:25:22 +00:00
|
|
|
if (!enable || zpos != old_zpos) {
|
|
|
|
regmap_update_bits(mixer->engine.regs,
|
2018-11-04 18:26:46 +00:00
|
|
|
SUN8I_MIXER_BLEND_PIPE_CTL(bld_base),
|
2018-07-17 12:25:22 +00:00
|
|
|
SUN8I_MIXER_BLEND_PIPE_CTL_EN(old_zpos),
|
|
|
|
0);
|
|
|
|
|
|
|
|
regmap_update_bits(mixer->engine.regs,
|
2018-11-04 18:26:46 +00:00
|
|
|
SUN8I_MIXER_BLEND_ROUTE(bld_base),
|
2018-07-17 12:25:22 +00:00
|
|
|
SUN8I_MIXER_BLEND_ROUTE_PIPE_MSK(old_zpos),
|
|
|
|
0);
|
|
|
|
}
|
|
|
|
|
drm/sun4i: Implement zpos for DE2
Initial implementation of DE2 planes only supported fixed zpos.
Expand implementation with configurable zpos property.
Implementation background:
Channel in DE2 driver represents one DRM plane, whereas pipe is just
mapped channel to known Z position. Pipe 0 will always be at the bottom,
pipe 1 just above pipe 0 and so on. If, for example, channel 1 is mapped
at pipe 0 and channel 0 at pipe 1, whatever is on channel 0 will appear
on top.
Before this commit, channel id was used for addressing channel related
registers (prefixed with SUN8I_MIXER_CHAN_UI_ or SUN8I_MIXER_CHAN_VI_)
and pipe registers (prefixed with SUN8I_MIXER_BLEND_). Additionally,
register SUN8I_MIXER_BLEND_ROUTE, which takes care for mapping channels
to pipes had fixed value. It mapped channel 0 to pipe 0, 1 to 1 and so
on. Consequence of all that was fixed Z order of planes.
With this commit, pipe registers are using zpos property as index and
channel related registers still use channel id as index. Pipe mapping
register is now set dynamically too and pipe enable register is rebuild
every time to make sure only active pipes are enabled.
Testing was done to confirm that there is no issues if bottom plane
contains pixels with alpha value < 0xff and if it doesn't whole screen.
Tested-by: Paul Kocialkowski <paul.kocialkowski@bootlin.com>
Signed-off-by: Jernej Skrabec <jernej.skrabec@siol.net>
Signed-off-by: Maxime Ripard <maxime.ripard@bootlin.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20180706164732.24166-1-jernej.skrabec@siol.net
2018-07-06 16:47:32 +00:00
|
|
|
if (enable) {
|
|
|
|
val = SUN8I_MIXER_BLEND_PIPE_CTL_EN(zpos);
|
2017-12-01 06:05:42 +00:00
|
|
|
|
drm/sun4i: Implement zpos for DE2
Initial implementation of DE2 planes only supported fixed zpos.
Expand implementation with configurable zpos property.
Implementation background:
Channel in DE2 driver represents one DRM plane, whereas pipe is just
mapped channel to known Z position. Pipe 0 will always be at the bottom,
pipe 1 just above pipe 0 and so on. If, for example, channel 1 is mapped
at pipe 0 and channel 0 at pipe 1, whatever is on channel 0 will appear
on top.
Before this commit, channel id was used for addressing channel related
registers (prefixed with SUN8I_MIXER_CHAN_UI_ or SUN8I_MIXER_CHAN_VI_)
and pipe registers (prefixed with SUN8I_MIXER_BLEND_). Additionally,
register SUN8I_MIXER_BLEND_ROUTE, which takes care for mapping channels
to pipes had fixed value. It mapped channel 0 to pipe 0, 1 to 1 and so
on. Consequence of all that was fixed Z order of planes.
With this commit, pipe registers are using zpos property as index and
channel related registers still use channel id as index. Pipe mapping
register is now set dynamically too and pipe enable register is rebuild
every time to make sure only active pipes are enabled.
Testing was done to confirm that there is no issues if bottom plane
contains pixels with alpha value < 0xff and if it doesn't whole screen.
Tested-by: Paul Kocialkowski <paul.kocialkowski@bootlin.com>
Signed-off-by: Jernej Skrabec <jernej.skrabec@siol.net>
Signed-off-by: Maxime Ripard <maxime.ripard@bootlin.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20180706164732.24166-1-jernej.skrabec@siol.net
2018-07-06 16:47:32 +00:00
|
|
|
regmap_update_bits(mixer->engine.regs,
|
2018-11-04 18:26:46 +00:00
|
|
|
SUN8I_MIXER_BLEND_PIPE_CTL(bld_base),
|
|
|
|
val, val);
|
drm/sun4i: Implement zpos for DE2
Initial implementation of DE2 planes only supported fixed zpos.
Expand implementation with configurable zpos property.
Implementation background:
Channel in DE2 driver represents one DRM plane, whereas pipe is just
mapped channel to known Z position. Pipe 0 will always be at the bottom,
pipe 1 just above pipe 0 and so on. If, for example, channel 1 is mapped
at pipe 0 and channel 0 at pipe 1, whatever is on channel 0 will appear
on top.
Before this commit, channel id was used for addressing channel related
registers (prefixed with SUN8I_MIXER_CHAN_UI_ or SUN8I_MIXER_CHAN_VI_)
and pipe registers (prefixed with SUN8I_MIXER_BLEND_). Additionally,
register SUN8I_MIXER_BLEND_ROUTE, which takes care for mapping channels
to pipes had fixed value. It mapped channel 0 to pipe 0, 1 to 1 and so
on. Consequence of all that was fixed Z order of planes.
With this commit, pipe registers are using zpos property as index and
channel related registers still use channel id as index. Pipe mapping
register is now set dynamically too and pipe enable register is rebuild
every time to make sure only active pipes are enabled.
Testing was done to confirm that there is no issues if bottom plane
contains pixels with alpha value < 0xff and if it doesn't whole screen.
Tested-by: Paul Kocialkowski <paul.kocialkowski@bootlin.com>
Signed-off-by: Jernej Skrabec <jernej.skrabec@siol.net>
Signed-off-by: Maxime Ripard <maxime.ripard@bootlin.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20180706164732.24166-1-jernej.skrabec@siol.net
2018-07-06 16:47:32 +00:00
|
|
|
|
|
|
|
val = channel << SUN8I_MIXER_BLEND_ROUTE_PIPE_SHIFT(zpos);
|
|
|
|
|
|
|
|
regmap_update_bits(mixer->engine.regs,
|
2018-11-04 18:26:46 +00:00
|
|
|
SUN8I_MIXER_BLEND_ROUTE(bld_base),
|
drm/sun4i: Implement zpos for DE2
Initial implementation of DE2 planes only supported fixed zpos.
Expand implementation with configurable zpos property.
Implementation background:
Channel in DE2 driver represents one DRM plane, whereas pipe is just
mapped channel to known Z position. Pipe 0 will always be at the bottom,
pipe 1 just above pipe 0 and so on. If, for example, channel 1 is mapped
at pipe 0 and channel 0 at pipe 1, whatever is on channel 0 will appear
on top.
Before this commit, channel id was used for addressing channel related
registers (prefixed with SUN8I_MIXER_CHAN_UI_ or SUN8I_MIXER_CHAN_VI_)
and pipe registers (prefixed with SUN8I_MIXER_BLEND_). Additionally,
register SUN8I_MIXER_BLEND_ROUTE, which takes care for mapping channels
to pipes had fixed value. It mapped channel 0 to pipe 0, 1 to 1 and so
on. Consequence of all that was fixed Z order of planes.
With this commit, pipe registers are using zpos property as index and
channel related registers still use channel id as index. Pipe mapping
register is now set dynamically too and pipe enable register is rebuild
every time to make sure only active pipes are enabled.
Testing was done to confirm that there is no issues if bottom plane
contains pixels with alpha value < 0xff and if it doesn't whole screen.
Tested-by: Paul Kocialkowski <paul.kocialkowski@bootlin.com>
Signed-off-by: Jernej Skrabec <jernej.skrabec@siol.net>
Signed-off-by: Maxime Ripard <maxime.ripard@bootlin.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20180706164732.24166-1-jernej.skrabec@siol.net
2018-07-06 16:47:32 +00:00
|
|
|
SUN8I_MIXER_BLEND_ROUTE_PIPE_MSK(zpos),
|
|
|
|
val);
|
|
|
|
}
|
2017-12-01 06:05:42 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int sun8i_vi_layer_update_coord(struct sun8i_mixer *mixer, int channel,
|
drm/sun4i: Implement zpos for DE2
Initial implementation of DE2 planes only supported fixed zpos.
Expand implementation with configurable zpos property.
Implementation background:
Channel in DE2 driver represents one DRM plane, whereas pipe is just
mapped channel to known Z position. Pipe 0 will always be at the bottom,
pipe 1 just above pipe 0 and so on. If, for example, channel 1 is mapped
at pipe 0 and channel 0 at pipe 1, whatever is on channel 0 will appear
on top.
Before this commit, channel id was used for addressing channel related
registers (prefixed with SUN8I_MIXER_CHAN_UI_ or SUN8I_MIXER_CHAN_VI_)
and pipe registers (prefixed with SUN8I_MIXER_BLEND_). Additionally,
register SUN8I_MIXER_BLEND_ROUTE, which takes care for mapping channels
to pipes had fixed value. It mapped channel 0 to pipe 0, 1 to 1 and so
on. Consequence of all that was fixed Z order of planes.
With this commit, pipe registers are using zpos property as index and
channel related registers still use channel id as index. Pipe mapping
register is now set dynamically too and pipe enable register is rebuild
every time to make sure only active pipes are enabled.
Testing was done to confirm that there is no issues if bottom plane
contains pixels with alpha value < 0xff and if it doesn't whole screen.
Tested-by: Paul Kocialkowski <paul.kocialkowski@bootlin.com>
Signed-off-by: Jernej Skrabec <jernej.skrabec@siol.net>
Signed-off-by: Maxime Ripard <maxime.ripard@bootlin.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20180706164732.24166-1-jernej.skrabec@siol.net
2018-07-06 16:47:32 +00:00
|
|
|
int overlay, struct drm_plane *plane,
|
|
|
|
unsigned int zpos)
|
2017-12-01 06:05:42 +00:00
|
|
|
{
|
|
|
|
struct drm_plane_state *state = plane->state;
|
2017-12-01 06:05:48 +00:00
|
|
|
const struct drm_format_info *format = state->fb->format;
|
2017-12-01 06:05:44 +00:00
|
|
|
u32 src_w, src_h, dst_w, dst_h;
|
2018-11-04 18:26:46 +00:00
|
|
|
u32 bld_base, ch_base;
|
2017-12-01 06:05:44 +00:00
|
|
|
u32 outsize, insize;
|
|
|
|
u32 hphase, vphase;
|
2019-02-28 20:03:29 +00:00
|
|
|
u32 hn = 0, hm = 0;
|
|
|
|
u32 vn = 0, vm = 0;
|
2017-12-01 06:05:49 +00:00
|
|
|
bool subsampled;
|
2017-12-01 06:05:42 +00:00
|
|
|
|
|
|
|
DRM_DEBUG_DRIVER("Updating VI channel %d overlay %d\n",
|
|
|
|
channel, overlay);
|
2017-12-01 06:05:44 +00:00
|
|
|
|
2018-11-04 18:26:46 +00:00
|
|
|
bld_base = sun8i_blender_base(mixer);
|
|
|
|
ch_base = sun8i_channel_base(mixer, channel);
|
|
|
|
|
2017-12-01 06:05:44 +00:00
|
|
|
src_w = drm_rect_width(&state->src) >> 16;
|
|
|
|
src_h = drm_rect_height(&state->src) >> 16;
|
|
|
|
dst_w = drm_rect_width(&state->dst);
|
|
|
|
dst_h = drm_rect_height(&state->dst);
|
|
|
|
|
|
|
|
hphase = state->src.x1 & 0xffff;
|
|
|
|
vphase = state->src.y1 & 0xffff;
|
|
|
|
|
2017-12-01 06:05:49 +00:00
|
|
|
/* make coordinates dividable by subsampling factor */
|
|
|
|
if (format->hsub > 1) {
|
|
|
|
int mask, remainder;
|
|
|
|
|
|
|
|
mask = format->hsub - 1;
|
|
|
|
remainder = (state->src.x1 >> 16) & mask;
|
|
|
|
src_w = (src_w + remainder) & ~mask;
|
|
|
|
hphase += remainder << 16;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (format->vsub > 1) {
|
|
|
|
int mask, remainder;
|
|
|
|
|
|
|
|
mask = format->vsub - 1;
|
|
|
|
remainder = (state->src.y1 >> 16) & mask;
|
|
|
|
src_h = (src_h + remainder) & ~mask;
|
|
|
|
vphase += remainder << 16;
|
|
|
|
}
|
|
|
|
|
2017-12-01 06:05:44 +00:00
|
|
|
insize = SUN8I_MIXER_SIZE(src_w, src_h);
|
|
|
|
outsize = SUN8I_MIXER_SIZE(dst_w, dst_h);
|
2017-12-01 06:05:42 +00:00
|
|
|
|
|
|
|
/* Set height and width */
|
2017-12-01 06:05:44 +00:00
|
|
|
DRM_DEBUG_DRIVER("Layer source offset X: %d Y: %d\n",
|
2017-12-01 06:05:49 +00:00
|
|
|
(state->src.x1 >> 16) & ~(format->hsub - 1),
|
|
|
|
(state->src.y1 >> 16) & ~(format->vsub - 1));
|
2017-12-01 06:05:44 +00:00
|
|
|
DRM_DEBUG_DRIVER("Layer source size W: %d H: %d\n", src_w, src_h);
|
2017-12-01 06:05:42 +00:00
|
|
|
regmap_write(mixer->engine.regs,
|
2018-11-04 18:26:46 +00:00
|
|
|
SUN8I_MIXER_CHAN_VI_LAYER_SIZE(ch_base, overlay),
|
2017-12-01 06:05:44 +00:00
|
|
|
insize);
|
2017-12-01 06:05:42 +00:00
|
|
|
regmap_write(mixer->engine.regs,
|
2018-11-04 18:26:46 +00:00
|
|
|
SUN8I_MIXER_CHAN_VI_OVL_SIZE(ch_base),
|
2017-12-01 06:05:44 +00:00
|
|
|
insize);
|
|
|
|
|
2017-12-01 06:05:49 +00:00
|
|
|
/*
|
|
|
|
* Scaler must be enabled for subsampled formats, so it scales
|
|
|
|
* chroma to same size as luma.
|
|
|
|
*/
|
|
|
|
subsampled = format->hsub > 1 || format->vsub > 1;
|
|
|
|
|
|
|
|
if (insize != outsize || subsampled || hphase || vphase) {
|
2019-02-28 20:03:29 +00:00
|
|
|
unsigned int scanline, required;
|
|
|
|
struct drm_display_mode *mode;
|
|
|
|
u32 hscale, vscale, fps;
|
|
|
|
u64 ability;
|
2017-12-01 06:05:44 +00:00
|
|
|
|
|
|
|
DRM_DEBUG_DRIVER("HW scaling is enabled\n");
|
|
|
|
|
2019-02-28 20:03:29 +00:00
|
|
|
mode = &plane->state->crtc->state->mode;
|
|
|
|
fps = (mode->clock * 1000) / (mode->vtotal * mode->htotal);
|
|
|
|
ability = clk_get_rate(mixer->mod_clk);
|
|
|
|
/* BSP algorithm assumes 80% efficiency of VI scaler unit */
|
|
|
|
ability *= 80;
|
|
|
|
do_div(ability, mode->vdisplay * fps * max(src_w, dst_w));
|
|
|
|
|
|
|
|
required = src_h * 100 / dst_h;
|
|
|
|
|
|
|
|
if (ability < required) {
|
|
|
|
DRM_DEBUG_DRIVER("Using vertical coarse scaling\n");
|
|
|
|
vm = src_h;
|
|
|
|
vn = (u32)ability * dst_h / 100;
|
|
|
|
src_h = vn;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* it seems that every RGB scaler has buffer for 2048 pixels */
|
|
|
|
scanline = subsampled ? mixer->cfg->scanline_yuv : 2048;
|
|
|
|
|
|
|
|
if (src_w > scanline) {
|
|
|
|
DRM_DEBUG_DRIVER("Using horizontal coarse scaling\n");
|
|
|
|
hm = src_w;
|
|
|
|
hn = scanline;
|
|
|
|
src_w = hn;
|
|
|
|
}
|
|
|
|
|
|
|
|
hscale = (src_w << 16) / dst_w;
|
|
|
|
vscale = (src_h << 16) / dst_h;
|
2017-12-01 06:05:44 +00:00
|
|
|
|
|
|
|
sun8i_vi_scaler_setup(mixer, channel, src_w, src_h, dst_w,
|
2017-12-01 06:05:48 +00:00
|
|
|
dst_h, hscale, vscale, hphase, vphase,
|
|
|
|
format);
|
2017-12-01 06:05:44 +00:00
|
|
|
sun8i_vi_scaler_enable(mixer, channel, true);
|
|
|
|
} else {
|
|
|
|
DRM_DEBUG_DRIVER("HW scaling is not needed\n");
|
|
|
|
sun8i_vi_scaler_enable(mixer, channel, false);
|
|
|
|
}
|
2017-12-01 06:05:42 +00:00
|
|
|
|
2019-02-28 20:03:29 +00:00
|
|
|
regmap_write(mixer->engine.regs,
|
|
|
|
SUN8I_MIXER_CHAN_VI_HDS_Y(ch_base),
|
|
|
|
SUN8I_MIXER_CHAN_VI_DS_N(hn) |
|
|
|
|
SUN8I_MIXER_CHAN_VI_DS_M(hm));
|
|
|
|
regmap_write(mixer->engine.regs,
|
|
|
|
SUN8I_MIXER_CHAN_VI_HDS_UV(ch_base),
|
|
|
|
SUN8I_MIXER_CHAN_VI_DS_N(hn) |
|
|
|
|
SUN8I_MIXER_CHAN_VI_DS_M(hm));
|
|
|
|
regmap_write(mixer->engine.regs,
|
|
|
|
SUN8I_MIXER_CHAN_VI_VDS_Y(ch_base),
|
|
|
|
SUN8I_MIXER_CHAN_VI_DS_N(vn) |
|
|
|
|
SUN8I_MIXER_CHAN_VI_DS_M(vm));
|
|
|
|
regmap_write(mixer->engine.regs,
|
|
|
|
SUN8I_MIXER_CHAN_VI_VDS_UV(ch_base),
|
|
|
|
SUN8I_MIXER_CHAN_VI_DS_N(vn) |
|
|
|
|
SUN8I_MIXER_CHAN_VI_DS_M(vm));
|
|
|
|
|
2017-12-01 06:05:42 +00:00
|
|
|
/* Set base coordinates */
|
2017-12-01 06:05:44 +00:00
|
|
|
DRM_DEBUG_DRIVER("Layer destination coordinates X: %d Y: %d\n",
|
2017-12-01 06:05:42 +00:00
|
|
|
state->dst.x1, state->dst.y1);
|
2017-12-01 06:05:44 +00:00
|
|
|
DRM_DEBUG_DRIVER("Layer destination size W: %d H: %d\n", dst_w, dst_h);
|
2017-12-01 06:05:42 +00:00
|
|
|
regmap_write(mixer->engine.regs,
|
2018-11-04 18:26:46 +00:00
|
|
|
SUN8I_MIXER_BLEND_ATTR_COORD(bld_base, zpos),
|
2017-12-01 06:05:42 +00:00
|
|
|
SUN8I_MIXER_COORD(state->dst.x1, state->dst.y1));
|
|
|
|
regmap_write(mixer->engine.regs,
|
2018-11-04 18:26:46 +00:00
|
|
|
SUN8I_MIXER_BLEND_ATTR_INSIZE(bld_base, zpos),
|
2017-12-01 06:05:44 +00:00
|
|
|
outsize);
|
2017-12-01 06:05:42 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int sun8i_vi_layer_update_formats(struct sun8i_mixer *mixer, int channel,
|
|
|
|
int overlay, struct drm_plane *plane)
|
|
|
|
{
|
|
|
|
struct drm_plane_state *state = plane->state;
|
|
|
|
const struct de2_fmt_info *fmt_info;
|
2018-11-04 18:26:46 +00:00
|
|
|
u32 val, ch_base;
|
|
|
|
|
|
|
|
ch_base = sun8i_channel_base(mixer, channel);
|
2017-12-01 06:05:42 +00:00
|
|
|
|
|
|
|
fmt_info = sun8i_mixer_format_info(state->fb->format->format);
|
2017-12-01 06:05:49 +00:00
|
|
|
if (!fmt_info) {
|
2017-12-01 06:05:42 +00:00
|
|
|
DRM_DEBUG_DRIVER("Invalid format\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
val = fmt_info->de2_fmt << SUN8I_MIXER_CHAN_VI_LAYER_ATTR_FBFMT_OFFSET;
|
|
|
|
regmap_update_bits(mixer->engine.regs,
|
2018-11-04 18:26:46 +00:00
|
|
|
SUN8I_MIXER_CHAN_VI_LAYER_ATTR(ch_base, overlay),
|
2017-12-01 06:05:49 +00:00
|
|
|
SUN8I_MIXER_CHAN_VI_LAYER_ATTR_FBFMT_MASK, val);
|
|
|
|
|
|
|
|
if (fmt_info->csc != SUN8I_CSC_MODE_OFF) {
|
|
|
|
sun8i_csc_set_ccsc_coefficients(mixer, channel, fmt_info->csc);
|
|
|
|
sun8i_csc_enable_ccsc(mixer, channel, true);
|
|
|
|
} else {
|
|
|
|
sun8i_csc_enable_ccsc(mixer, channel, false);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (fmt_info->rgb)
|
|
|
|
val = SUN8I_MIXER_CHAN_VI_LAYER_ATTR_RGB_MODE;
|
|
|
|
else
|
|
|
|
val = 0;
|
|
|
|
|
|
|
|
regmap_update_bits(mixer->engine.regs,
|
2018-11-04 18:26:46 +00:00
|
|
|
SUN8I_MIXER_CHAN_VI_LAYER_ATTR(ch_base, overlay),
|
2017-12-01 06:05:49 +00:00
|
|
|
SUN8I_MIXER_CHAN_VI_LAYER_ATTR_RGB_MODE, val);
|
2017-12-01 06:05:42 +00:00
|
|
|
|
2018-11-04 18:26:49 +00:00
|
|
|
/* It seems that YUV formats use global alpha setting. */
|
|
|
|
if (mixer->cfg->is_de3)
|
|
|
|
regmap_update_bits(mixer->engine.regs,
|
|
|
|
SUN8I_MIXER_CHAN_VI_LAYER_ATTR(ch_base,
|
|
|
|
overlay),
|
|
|
|
SUN50I_MIXER_CHAN_VI_LAYER_ATTR_ALPHA_MASK,
|
|
|
|
SUN50I_MIXER_CHAN_VI_LAYER_ATTR_ALPHA(0xff));
|
|
|
|
|
2017-12-01 06:05:42 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int sun8i_vi_layer_update_buffer(struct sun8i_mixer *mixer, int channel,
|
|
|
|
int overlay, struct drm_plane *plane)
|
|
|
|
{
|
|
|
|
struct drm_plane_state *state = plane->state;
|
|
|
|
struct drm_framebuffer *fb = state->fb;
|
2017-12-01 06:05:49 +00:00
|
|
|
const struct drm_format_info *format = fb->format;
|
2017-12-01 06:05:42 +00:00
|
|
|
struct drm_gem_cma_object *gem;
|
2017-12-01 06:05:49 +00:00
|
|
|
u32 dx, dy, src_x, src_y;
|
2017-12-01 06:05:42 +00:00
|
|
|
dma_addr_t paddr;
|
2018-11-04 18:26:46 +00:00
|
|
|
u32 ch_base;
|
2017-12-01 06:05:49 +00:00
|
|
|
int i;
|
2017-12-01 06:05:42 +00:00
|
|
|
|
2018-11-04 18:26:46 +00:00
|
|
|
ch_base = sun8i_channel_base(mixer, channel);
|
|
|
|
|
2017-12-01 06:05:49 +00:00
|
|
|
/* Adjust x and y to be dividable by subsampling factor */
|
|
|
|
src_x = (state->src.x1 >> 16) & ~(format->hsub - 1);
|
|
|
|
src_y = (state->src.y1 >> 16) & ~(format->vsub - 1);
|
2017-12-01 06:05:42 +00:00
|
|
|
|
2017-12-01 06:05:49 +00:00
|
|
|
for (i = 0; i < format->num_planes; i++) {
|
|
|
|
/* Get the physical address of the buffer in memory */
|
|
|
|
gem = drm_fb_cma_get_gem_obj(fb, i);
|
2017-12-01 06:05:42 +00:00
|
|
|
|
2017-12-01 06:05:49 +00:00
|
|
|
DRM_DEBUG_DRIVER("Using GEM @ %pad\n", &gem->paddr);
|
2017-12-01 06:05:42 +00:00
|
|
|
|
2017-12-01 06:05:49 +00:00
|
|
|
/* Compute the start of the displayed memory */
|
|
|
|
paddr = gem->paddr + fb->offsets[i];
|
2017-12-01 06:05:42 +00:00
|
|
|
|
2017-12-01 06:05:49 +00:00
|
|
|
dx = src_x;
|
|
|
|
dy = src_y;
|
2017-12-01 06:05:42 +00:00
|
|
|
|
2017-12-01 06:05:49 +00:00
|
|
|
if (i > 0) {
|
|
|
|
dx /= format->hsub;
|
|
|
|
dy /= format->vsub;
|
|
|
|
}
|
2017-12-01 06:05:42 +00:00
|
|
|
|
2017-12-01 06:05:49 +00:00
|
|
|
/* Fixup framebuffer address for src coordinates */
|
|
|
|
paddr += dx * format->cpp[i];
|
|
|
|
paddr += dy * fb->pitches[i];
|
|
|
|
|
|
|
|
/* Set the line width */
|
|
|
|
DRM_DEBUG_DRIVER("Layer %d. line width: %d bytes\n",
|
|
|
|
i + 1, fb->pitches[i]);
|
|
|
|
regmap_write(mixer->engine.regs,
|
2018-11-04 18:26:46 +00:00
|
|
|
SUN8I_MIXER_CHAN_VI_LAYER_PITCH(ch_base,
|
2017-12-01 06:05:49 +00:00
|
|
|
overlay, i),
|
2018-11-04 18:26:46 +00:00
|
|
|
fb->pitches[i]);
|
2017-12-01 06:05:49 +00:00
|
|
|
|
|
|
|
DRM_DEBUG_DRIVER("Setting %d. buffer address to %pad\n",
|
|
|
|
i + 1, &paddr);
|
|
|
|
|
|
|
|
regmap_write(mixer->engine.regs,
|
2018-11-04 18:26:46 +00:00
|
|
|
SUN8I_MIXER_CHAN_VI_LAYER_TOP_LADDR(ch_base,
|
2017-12-01 06:05:49 +00:00
|
|
|
overlay, i),
|
2018-11-04 18:26:46 +00:00
|
|
|
lower_32_bits(paddr));
|
2017-12-01 06:05:49 +00:00
|
|
|
}
|
2017-12-01 06:05:42 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int sun8i_vi_layer_atomic_check(struct drm_plane *plane,
|
|
|
|
struct drm_plane_state *state)
|
|
|
|
{
|
2017-12-01 06:05:44 +00:00
|
|
|
struct sun8i_vi_layer *layer = plane_to_sun8i_vi_layer(plane);
|
2017-12-01 06:05:42 +00:00
|
|
|
struct drm_crtc *crtc = state->crtc;
|
|
|
|
struct drm_crtc_state *crtc_state;
|
2017-12-01 06:05:44 +00:00
|
|
|
int min_scale, max_scale;
|
2017-12-01 06:05:42 +00:00
|
|
|
|
|
|
|
if (!crtc)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
|
|
|
|
if (WARN_ON(!crtc_state))
|
|
|
|
return -EINVAL;
|
|
|
|
|
2017-12-06 15:26:03 +00:00
|
|
|
min_scale = DRM_PLANE_HELPER_NO_SCALING;
|
|
|
|
max_scale = DRM_PLANE_HELPER_NO_SCALING;
|
|
|
|
|
2017-12-01 06:05:44 +00:00
|
|
|
if (layer->mixer->cfg->scaler_mask & BIT(layer->channel)) {
|
|
|
|
min_scale = SUN8I_VI_SCALER_SCALE_MIN;
|
|
|
|
max_scale = SUN8I_VI_SCALER_SCALE_MAX;
|
|
|
|
}
|
|
|
|
|
2018-01-23 17:08:57 +00:00
|
|
|
return drm_atomic_helper_check_plane_state(state, crtc_state,
|
2017-12-01 06:05:44 +00:00
|
|
|
min_scale, max_scale,
|
2017-12-01 06:05:42 +00:00
|
|
|
true, true);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void sun8i_vi_layer_atomic_disable(struct drm_plane *plane,
|
|
|
|
struct drm_plane_state *old_state)
|
|
|
|
{
|
|
|
|
struct sun8i_vi_layer *layer = plane_to_sun8i_vi_layer(plane);
|
2018-07-17 12:25:22 +00:00
|
|
|
unsigned int old_zpos = old_state->normalized_zpos;
|
2017-12-01 06:05:42 +00:00
|
|
|
struct sun8i_mixer *mixer = layer->mixer;
|
|
|
|
|
2018-07-17 12:25:22 +00:00
|
|
|
sun8i_vi_layer_enable(mixer, layer->channel, layer->overlay, false, 0,
|
|
|
|
old_zpos);
|
2017-12-01 06:05:42 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void sun8i_vi_layer_atomic_update(struct drm_plane *plane,
|
|
|
|
struct drm_plane_state *old_state)
|
|
|
|
{
|
|
|
|
struct sun8i_vi_layer *layer = plane_to_sun8i_vi_layer(plane);
|
drm/sun4i: Implement zpos for DE2
Initial implementation of DE2 planes only supported fixed zpos.
Expand implementation with configurable zpos property.
Implementation background:
Channel in DE2 driver represents one DRM plane, whereas pipe is just
mapped channel to known Z position. Pipe 0 will always be at the bottom,
pipe 1 just above pipe 0 and so on. If, for example, channel 1 is mapped
at pipe 0 and channel 0 at pipe 1, whatever is on channel 0 will appear
on top.
Before this commit, channel id was used for addressing channel related
registers (prefixed with SUN8I_MIXER_CHAN_UI_ or SUN8I_MIXER_CHAN_VI_)
and pipe registers (prefixed with SUN8I_MIXER_BLEND_). Additionally,
register SUN8I_MIXER_BLEND_ROUTE, which takes care for mapping channels
to pipes had fixed value. It mapped channel 0 to pipe 0, 1 to 1 and so
on. Consequence of all that was fixed Z order of planes.
With this commit, pipe registers are using zpos property as index and
channel related registers still use channel id as index. Pipe mapping
register is now set dynamically too and pipe enable register is rebuild
every time to make sure only active pipes are enabled.
Testing was done to confirm that there is no issues if bottom plane
contains pixels with alpha value < 0xff and if it doesn't whole screen.
Tested-by: Paul Kocialkowski <paul.kocialkowski@bootlin.com>
Signed-off-by: Jernej Skrabec <jernej.skrabec@siol.net>
Signed-off-by: Maxime Ripard <maxime.ripard@bootlin.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20180706164732.24166-1-jernej.skrabec@siol.net
2018-07-06 16:47:32 +00:00
|
|
|
unsigned int zpos = plane->state->normalized_zpos;
|
2018-07-17 12:25:22 +00:00
|
|
|
unsigned int old_zpos = old_state->normalized_zpos;
|
2017-12-01 06:05:42 +00:00
|
|
|
struct sun8i_mixer *mixer = layer->mixer;
|
|
|
|
|
|
|
|
if (!plane->state->visible) {
|
|
|
|
sun8i_vi_layer_enable(mixer, layer->channel,
|
2018-07-17 12:25:22 +00:00
|
|
|
layer->overlay, false, 0, old_zpos);
|
2017-12-01 06:05:42 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
sun8i_vi_layer_update_coord(mixer, layer->channel,
|
drm/sun4i: Implement zpos for DE2
Initial implementation of DE2 planes only supported fixed zpos.
Expand implementation with configurable zpos property.
Implementation background:
Channel in DE2 driver represents one DRM plane, whereas pipe is just
mapped channel to known Z position. Pipe 0 will always be at the bottom,
pipe 1 just above pipe 0 and so on. If, for example, channel 1 is mapped
at pipe 0 and channel 0 at pipe 1, whatever is on channel 0 will appear
on top.
Before this commit, channel id was used for addressing channel related
registers (prefixed with SUN8I_MIXER_CHAN_UI_ or SUN8I_MIXER_CHAN_VI_)
and pipe registers (prefixed with SUN8I_MIXER_BLEND_). Additionally,
register SUN8I_MIXER_BLEND_ROUTE, which takes care for mapping channels
to pipes had fixed value. It mapped channel 0 to pipe 0, 1 to 1 and so
on. Consequence of all that was fixed Z order of planes.
With this commit, pipe registers are using zpos property as index and
channel related registers still use channel id as index. Pipe mapping
register is now set dynamically too and pipe enable register is rebuild
every time to make sure only active pipes are enabled.
Testing was done to confirm that there is no issues if bottom plane
contains pixels with alpha value < 0xff and if it doesn't whole screen.
Tested-by: Paul Kocialkowski <paul.kocialkowski@bootlin.com>
Signed-off-by: Jernej Skrabec <jernej.skrabec@siol.net>
Signed-off-by: Maxime Ripard <maxime.ripard@bootlin.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20180706164732.24166-1-jernej.skrabec@siol.net
2018-07-06 16:47:32 +00:00
|
|
|
layer->overlay, plane, zpos);
|
2017-12-01 06:05:42 +00:00
|
|
|
sun8i_vi_layer_update_formats(mixer, layer->channel,
|
|
|
|
layer->overlay, plane);
|
|
|
|
sun8i_vi_layer_update_buffer(mixer, layer->channel,
|
|
|
|
layer->overlay, plane);
|
drm/sun4i: Implement zpos for DE2
Initial implementation of DE2 planes only supported fixed zpos.
Expand implementation with configurable zpos property.
Implementation background:
Channel in DE2 driver represents one DRM plane, whereas pipe is just
mapped channel to known Z position. Pipe 0 will always be at the bottom,
pipe 1 just above pipe 0 and so on. If, for example, channel 1 is mapped
at pipe 0 and channel 0 at pipe 1, whatever is on channel 0 will appear
on top.
Before this commit, channel id was used for addressing channel related
registers (prefixed with SUN8I_MIXER_CHAN_UI_ or SUN8I_MIXER_CHAN_VI_)
and pipe registers (prefixed with SUN8I_MIXER_BLEND_). Additionally,
register SUN8I_MIXER_BLEND_ROUTE, which takes care for mapping channels
to pipes had fixed value. It mapped channel 0 to pipe 0, 1 to 1 and so
on. Consequence of all that was fixed Z order of planes.
With this commit, pipe registers are using zpos property as index and
channel related registers still use channel id as index. Pipe mapping
register is now set dynamically too and pipe enable register is rebuild
every time to make sure only active pipes are enabled.
Testing was done to confirm that there is no issues if bottom plane
contains pixels with alpha value < 0xff and if it doesn't whole screen.
Tested-by: Paul Kocialkowski <paul.kocialkowski@bootlin.com>
Signed-off-by: Jernej Skrabec <jernej.skrabec@siol.net>
Signed-off-by: Maxime Ripard <maxime.ripard@bootlin.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20180706164732.24166-1-jernej.skrabec@siol.net
2018-07-06 16:47:32 +00:00
|
|
|
sun8i_vi_layer_enable(mixer, layer->channel, layer->overlay,
|
2018-07-17 12:25:22 +00:00
|
|
|
true, zpos, old_zpos);
|
2017-12-01 06:05:42 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct drm_plane_helper_funcs sun8i_vi_layer_helper_funcs = {
|
2018-11-22 01:44:17 +00:00
|
|
|
.prepare_fb = drm_gem_fb_prepare_fb,
|
2017-12-01 06:05:42 +00:00
|
|
|
.atomic_check = sun8i_vi_layer_atomic_check,
|
|
|
|
.atomic_disable = sun8i_vi_layer_atomic_disable,
|
|
|
|
.atomic_update = sun8i_vi_layer_atomic_update,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct drm_plane_funcs sun8i_vi_layer_funcs = {
|
|
|
|
.atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
|
|
|
|
.atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
|
|
|
|
.destroy = drm_plane_cleanup,
|
|
|
|
.disable_plane = drm_atomic_helper_disable_plane,
|
|
|
|
.reset = drm_atomic_helper_plane_reset,
|
|
|
|
.update_plane = drm_atomic_helper_update_plane,
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* While all RGB formats are supported, VI planes don't support
|
|
|
|
* alpha blending, so there is no point having formats with alpha
|
|
|
|
* channel if their opaque analog exist.
|
|
|
|
*/
|
|
|
|
static const u32 sun8i_vi_layer_formats[] = {
|
|
|
|
DRM_FORMAT_ABGR1555,
|
|
|
|
DRM_FORMAT_ABGR4444,
|
|
|
|
DRM_FORMAT_ARGB1555,
|
|
|
|
DRM_FORMAT_ARGB4444,
|
|
|
|
DRM_FORMAT_BGR565,
|
|
|
|
DRM_FORMAT_BGR888,
|
|
|
|
DRM_FORMAT_BGRA5551,
|
|
|
|
DRM_FORMAT_BGRA4444,
|
|
|
|
DRM_FORMAT_BGRX8888,
|
|
|
|
DRM_FORMAT_RGB565,
|
|
|
|
DRM_FORMAT_RGB888,
|
|
|
|
DRM_FORMAT_RGBA4444,
|
|
|
|
DRM_FORMAT_RGBA5551,
|
|
|
|
DRM_FORMAT_RGBX8888,
|
|
|
|
DRM_FORMAT_XBGR8888,
|
|
|
|
DRM_FORMAT_XRGB8888,
|
2017-12-01 06:05:49 +00:00
|
|
|
|
|
|
|
DRM_FORMAT_NV16,
|
|
|
|
DRM_FORMAT_NV12,
|
|
|
|
DRM_FORMAT_NV21,
|
|
|
|
DRM_FORMAT_NV61,
|
|
|
|
DRM_FORMAT_UYVY,
|
|
|
|
DRM_FORMAT_VYUY,
|
|
|
|
DRM_FORMAT_YUYV,
|
|
|
|
DRM_FORMAT_YVYU,
|
|
|
|
DRM_FORMAT_YUV411,
|
|
|
|
DRM_FORMAT_YUV420,
|
|
|
|
DRM_FORMAT_YUV422,
|
|
|
|
DRM_FORMAT_YUV444,
|
|
|
|
DRM_FORMAT_YVU411,
|
|
|
|
DRM_FORMAT_YVU420,
|
|
|
|
DRM_FORMAT_YVU422,
|
|
|
|
DRM_FORMAT_YVU444,
|
2017-12-01 06:05:42 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
struct sun8i_vi_layer *sun8i_vi_layer_init_one(struct drm_device *drm,
|
|
|
|
struct sun8i_mixer *mixer,
|
|
|
|
int index)
|
|
|
|
{
|
2019-07-13 12:03:44 +00:00
|
|
|
u32 supported_encodings, supported_ranges;
|
2017-12-01 06:05:42 +00:00
|
|
|
struct sun8i_vi_layer *layer;
|
drm/sun4i: Implement zpos for DE2
Initial implementation of DE2 planes only supported fixed zpos.
Expand implementation with configurable zpos property.
Implementation background:
Channel in DE2 driver represents one DRM plane, whereas pipe is just
mapped channel to known Z position. Pipe 0 will always be at the bottom,
pipe 1 just above pipe 0 and so on. If, for example, channel 1 is mapped
at pipe 0 and channel 0 at pipe 1, whatever is on channel 0 will appear
on top.
Before this commit, channel id was used for addressing channel related
registers (prefixed with SUN8I_MIXER_CHAN_UI_ or SUN8I_MIXER_CHAN_VI_)
and pipe registers (prefixed with SUN8I_MIXER_BLEND_). Additionally,
register SUN8I_MIXER_BLEND_ROUTE, which takes care for mapping channels
to pipes had fixed value. It mapped channel 0 to pipe 0, 1 to 1 and so
on. Consequence of all that was fixed Z order of planes.
With this commit, pipe registers are using zpos property as index and
channel related registers still use channel id as index. Pipe mapping
register is now set dynamically too and pipe enable register is rebuild
every time to make sure only active pipes are enabled.
Testing was done to confirm that there is no issues if bottom plane
contains pixels with alpha value < 0xff and if it doesn't whole screen.
Tested-by: Paul Kocialkowski <paul.kocialkowski@bootlin.com>
Signed-off-by: Jernej Skrabec <jernej.skrabec@siol.net>
Signed-off-by: Maxime Ripard <maxime.ripard@bootlin.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20180706164732.24166-1-jernej.skrabec@siol.net
2018-07-06 16:47:32 +00:00
|
|
|
unsigned int plane_cnt;
|
2017-12-01 06:05:42 +00:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
layer = devm_kzalloc(drm->dev, sizeof(*layer), GFP_KERNEL);
|
|
|
|
if (!layer)
|
|
|
|
return ERR_PTR(-ENOMEM);
|
|
|
|
|
|
|
|
/* possible crtcs are set later */
|
|
|
|
ret = drm_universal_plane_init(drm, &layer->plane, 0,
|
|
|
|
&sun8i_vi_layer_funcs,
|
|
|
|
sun8i_vi_layer_formats,
|
|
|
|
ARRAY_SIZE(sun8i_vi_layer_formats),
|
|
|
|
NULL, DRM_PLANE_TYPE_OVERLAY, NULL);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(drm->dev, "Couldn't initialize layer\n");
|
|
|
|
return ERR_PTR(ret);
|
|
|
|
}
|
|
|
|
|
drm/sun4i: Implement zpos for DE2
Initial implementation of DE2 planes only supported fixed zpos.
Expand implementation with configurable zpos property.
Implementation background:
Channel in DE2 driver represents one DRM plane, whereas pipe is just
mapped channel to known Z position. Pipe 0 will always be at the bottom,
pipe 1 just above pipe 0 and so on. If, for example, channel 1 is mapped
at pipe 0 and channel 0 at pipe 1, whatever is on channel 0 will appear
on top.
Before this commit, channel id was used for addressing channel related
registers (prefixed with SUN8I_MIXER_CHAN_UI_ or SUN8I_MIXER_CHAN_VI_)
and pipe registers (prefixed with SUN8I_MIXER_BLEND_). Additionally,
register SUN8I_MIXER_BLEND_ROUTE, which takes care for mapping channels
to pipes had fixed value. It mapped channel 0 to pipe 0, 1 to 1 and so
on. Consequence of all that was fixed Z order of planes.
With this commit, pipe registers are using zpos property as index and
channel related registers still use channel id as index. Pipe mapping
register is now set dynamically too and pipe enable register is rebuild
every time to make sure only active pipes are enabled.
Testing was done to confirm that there is no issues if bottom plane
contains pixels with alpha value < 0xff and if it doesn't whole screen.
Tested-by: Paul Kocialkowski <paul.kocialkowski@bootlin.com>
Signed-off-by: Jernej Skrabec <jernej.skrabec@siol.net>
Signed-off-by: Maxime Ripard <maxime.ripard@bootlin.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20180706164732.24166-1-jernej.skrabec@siol.net
2018-07-06 16:47:32 +00:00
|
|
|
plane_cnt = mixer->cfg->ui_num + mixer->cfg->vi_num;
|
|
|
|
|
|
|
|
ret = drm_plane_create_zpos_property(&layer->plane, index,
|
|
|
|
0, plane_cnt - 1);
|
2017-12-01 06:05:42 +00:00
|
|
|
if (ret) {
|
|
|
|
dev_err(drm->dev, "Couldn't add zpos property\n");
|
|
|
|
return ERR_PTR(ret);
|
|
|
|
}
|
|
|
|
|
2019-07-13 12:03:44 +00:00
|
|
|
supported_encodings = BIT(DRM_COLOR_YCBCR_BT601) |
|
|
|
|
BIT(DRM_COLOR_YCBCR_BT709);
|
|
|
|
|
|
|
|
supported_ranges = BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) |
|
|
|
|
BIT(DRM_COLOR_YCBCR_FULL_RANGE);
|
|
|
|
|
|
|
|
ret = drm_plane_create_color_properties(&layer->plane,
|
|
|
|
supported_encodings,
|
|
|
|
supported_ranges,
|
|
|
|
DRM_COLOR_YCBCR_BT709,
|
|
|
|
DRM_COLOR_YCBCR_LIMITED_RANGE);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(drm->dev, "Couldn't add encoding and range properties!\n");
|
|
|
|
return ERR_PTR(ret);
|
|
|
|
}
|
|
|
|
|
2017-12-01 06:05:42 +00:00
|
|
|
drm_plane_helper_add(&layer->plane, &sun8i_vi_layer_helper_funcs);
|
|
|
|
layer->mixer = mixer;
|
|
|
|
layer->channel = index;
|
|
|
|
layer->overlay = 0;
|
|
|
|
|
|
|
|
return layer;
|
|
|
|
}
|