2007-05-08 21:27:46 +00:00
|
|
|
/*
|
|
|
|
* linux/arch/arm/mm/cache-v7.S
|
|
|
|
*
|
|
|
|
* Copyright (C) 2001 Deep Blue Solutions Ltd.
|
|
|
|
* Copyright (C) 2005 ARM Ltd.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This is the "shell" of the ARMv7 processor support.
|
|
|
|
*/
|
|
|
|
#include <linux/linkage.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <asm/assembler.h>
|
2012-04-27 12:08:53 +00:00
|
|
|
#include <asm/errno.h>
|
2009-10-06 16:57:09 +00:00
|
|
|
#include <asm/unwind.h>
|
2007-05-08 21:27:46 +00:00
|
|
|
|
|
|
|
#include "proc-macros.S"
|
|
|
|
|
2010-09-21 16:16:40 +00:00
|
|
|
/*
|
|
|
|
* v7_flush_icache_all()
|
|
|
|
*
|
|
|
|
* Flush the whole I-cache.
|
|
|
|
*
|
|
|
|
* Registers:
|
|
|
|
* r0 - set to 0
|
|
|
|
*/
|
|
|
|
ENTRY(v7_flush_icache_all)
|
|
|
|
mov r0, #0
|
|
|
|
ALT_SMP(mcr p15, 0, r0, c7, c1, 0) @ invalidate I-cache inner shareable
|
|
|
|
ALT_UP(mcr p15, 0, r0, c7, c5, 0) @ I+BTB cache invalidate
|
|
|
|
mov pc, lr
|
|
|
|
ENDPROC(v7_flush_icache_all)
|
|
|
|
|
2012-09-06 13:05:13 +00:00
|
|
|
/*
|
|
|
|
* v7_flush_dcache_louis()
|
|
|
|
*
|
|
|
|
* Flush the D-cache up to the Level of Unification Inner Shareable
|
|
|
|
*
|
|
|
|
* Corrupted registers: r0-r7, r9-r11 (r6 only in Thumb mode)
|
|
|
|
*/
|
|
|
|
|
|
|
|
ENTRY(v7_flush_dcache_louis)
|
|
|
|
dmb @ ensure ordering with previous memory accesses
|
|
|
|
mrc p15, 1, r0, c0, c0, 1 @ read clidr, r0 = clidr
|
|
|
|
ands r3, r0, #0xe00000 @ extract LoUIS from clidr
|
|
|
|
mov r3, r3, lsr #20 @ r3 = LoUIS * 2
|
|
|
|
moveq pc, lr @ return if level == 0
|
|
|
|
mov r10, #0 @ r10 (starting level) = 0
|
2012-09-18 15:29:44 +00:00
|
|
|
b flush_levels @ start flushing cache levels
|
2012-09-06 13:05:13 +00:00
|
|
|
ENDPROC(v7_flush_dcache_louis)
|
|
|
|
|
2007-05-08 21:27:46 +00:00
|
|
|
/*
|
|
|
|
* v7_flush_dcache_all()
|
|
|
|
*
|
|
|
|
* Flush the whole D-cache.
|
|
|
|
*
|
2009-07-24 11:32:56 +00:00
|
|
|
* Corrupted registers: r0-r7, r9-r11 (r6 only in Thumb mode)
|
2007-05-08 21:27:46 +00:00
|
|
|
*
|
|
|
|
* - mm - mm_struct describing address space
|
|
|
|
*/
|
|
|
|
ENTRY(v7_flush_dcache_all)
|
2008-11-06 13:23:07 +00:00
|
|
|
dmb @ ensure ordering with previous memory accesses
|
2007-05-08 21:27:46 +00:00
|
|
|
mrc p15, 1, r0, c0, c0, 1 @ read clidr
|
|
|
|
ands r3, r0, #0x7000000 @ extract loc from clidr
|
|
|
|
mov r3, r3, lsr #23 @ left align loc bit field
|
|
|
|
beq finished @ if loc is 0, then no need to clean
|
|
|
|
mov r10, #0 @ start clean at cache level 0
|
2012-09-18 15:29:44 +00:00
|
|
|
flush_levels:
|
2007-05-08 21:27:46 +00:00
|
|
|
add r2, r10, r10, lsr #1 @ work out 3x current cache level
|
|
|
|
mov r1, r0, lsr r2 @ extract cache type bits from clidr
|
|
|
|
and r1, r1, #7 @ mask of the bits for current cache only
|
|
|
|
cmp r1, #2 @ see what cache we have at this level
|
|
|
|
blt skip @ skip if no cache, or just i-cache
|
2012-02-07 18:42:07 +00:00
|
|
|
#ifdef CONFIG_PREEMPT
|
2012-02-15 15:01:42 +00:00
|
|
|
save_and_disable_irqs_notrace r9 @ make cssr&csidr read atomic
|
2012-02-07 18:42:07 +00:00
|
|
|
#endif
|
2007-05-08 21:27:46 +00:00
|
|
|
mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
|
|
|
|
isb @ isb to sych the new cssr&csidr
|
|
|
|
mrc p15, 1, r1, c0, c0, 0 @ read the new csidr
|
2012-02-07 18:42:07 +00:00
|
|
|
#ifdef CONFIG_PREEMPT
|
|
|
|
restore_irqs_notrace r9
|
|
|
|
#endif
|
2007-05-08 21:27:46 +00:00
|
|
|
and r2, r1, #7 @ extract the length of the cache lines
|
|
|
|
add r2, r2, #4 @ add 4 (line length offset)
|
|
|
|
ldr r4, =0x3ff
|
|
|
|
ands r4, r4, r1, lsr #3 @ find maximum number on the way size
|
|
|
|
clz r5, r4 @ find bit position of way size increment
|
|
|
|
ldr r7, =0x7fff
|
|
|
|
ands r7, r7, r1, lsr #13 @ extract max number of the index size
|
2012-09-18 15:29:44 +00:00
|
|
|
loop1:
|
2007-05-08 21:27:46 +00:00
|
|
|
mov r9, r4 @ create working copy of max way size
|
2012-09-18 15:29:44 +00:00
|
|
|
loop2:
|
2009-07-24 11:32:56 +00:00
|
|
|
ARM( orr r11, r10, r9, lsl r5 ) @ factor way and cache number into r11
|
|
|
|
THUMB( lsl r6, r9, r5 )
|
|
|
|
THUMB( orr r11, r10, r6 ) @ factor way and cache number into r11
|
|
|
|
ARM( orr r11, r11, r7, lsl r2 ) @ factor index number into r11
|
|
|
|
THUMB( lsl r6, r7, r2 )
|
|
|
|
THUMB( orr r11, r11, r6 ) @ factor index number into r11
|
2007-05-08 21:27:46 +00:00
|
|
|
mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by set/way
|
|
|
|
subs r9, r9, #1 @ decrement the way
|
|
|
|
bge loop2
|
2012-09-18 15:29:44 +00:00
|
|
|
subs r7, r7, #1 @ decrement the index
|
|
|
|
bge loop1
|
2007-05-08 21:27:46 +00:00
|
|
|
skip:
|
|
|
|
add r10, r10, #2 @ increment cache number
|
|
|
|
cmp r3, r10
|
2012-09-18 15:29:44 +00:00
|
|
|
bgt flush_levels
|
2007-05-08 21:27:46 +00:00
|
|
|
finished:
|
|
|
|
mov r10, #0 @ swith back to cache level 0
|
|
|
|
mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
|
2008-11-06 13:23:07 +00:00
|
|
|
dsb
|
2007-05-08 21:27:46 +00:00
|
|
|
isb
|
|
|
|
mov pc, lr
|
2008-08-28 10:22:32 +00:00
|
|
|
ENDPROC(v7_flush_dcache_all)
|
2007-05-08 21:27:46 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* v7_flush_cache_all()
|
|
|
|
*
|
|
|
|
* Flush the entire cache system.
|
|
|
|
* The data cache flush is now achieved using atomic clean / invalidates
|
|
|
|
* working outwards from L1 cache. This is done using Set/Way based cache
|
2011-03-31 01:57:33 +00:00
|
|
|
* maintenance instructions.
|
2007-05-08 21:27:46 +00:00
|
|
|
* The instruction cache can still be invalidated back to the point of
|
|
|
|
* unification in a single instruction.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
ENTRY(v7_flush_kern_cache_all)
|
2009-07-24 11:32:56 +00:00
|
|
|
ARM( stmfd sp!, {r4-r5, r7, r9-r11, lr} )
|
|
|
|
THUMB( stmfd sp!, {r4-r7, r9-r11, lr} )
|
2007-05-08 21:27:46 +00:00
|
|
|
bl v7_flush_dcache_all
|
|
|
|
mov r0, #0
|
2010-09-04 09:47:48 +00:00
|
|
|
ALT_SMP(mcr p15, 0, r0, c7, c1, 0) @ invalidate I-cache inner shareable
|
|
|
|
ALT_UP(mcr p15, 0, r0, c7, c5, 0) @ I+BTB cache invalidate
|
2009-07-24 11:32:56 +00:00
|
|
|
ARM( ldmfd sp!, {r4-r5, r7, r9-r11, lr} )
|
|
|
|
THUMB( ldmfd sp!, {r4-r7, r9-r11, lr} )
|
2007-05-08 21:27:46 +00:00
|
|
|
mov pc, lr
|
2008-08-28 10:22:32 +00:00
|
|
|
ENDPROC(v7_flush_kern_cache_all)
|
2007-05-08 21:27:46 +00:00
|
|
|
|
2012-09-06 13:05:13 +00:00
|
|
|
/*
|
|
|
|
* v7_flush_kern_cache_louis(void)
|
|
|
|
*
|
|
|
|
* Flush the data cache up to Level of Unification Inner Shareable.
|
|
|
|
* Invalidate the I-cache to the point of unification.
|
|
|
|
*/
|
|
|
|
ENTRY(v7_flush_kern_cache_louis)
|
|
|
|
ARM( stmfd sp!, {r4-r5, r7, r9-r11, lr} )
|
|
|
|
THUMB( stmfd sp!, {r4-r7, r9-r11, lr} )
|
|
|
|
bl v7_flush_dcache_louis
|
|
|
|
mov r0, #0
|
|
|
|
ALT_SMP(mcr p15, 0, r0, c7, c1, 0) @ invalidate I-cache inner shareable
|
|
|
|
ALT_UP(mcr p15, 0, r0, c7, c5, 0) @ I+BTB cache invalidate
|
|
|
|
ARM( ldmfd sp!, {r4-r5, r7, r9-r11, lr} )
|
|
|
|
THUMB( ldmfd sp!, {r4-r7, r9-r11, lr} )
|
|
|
|
mov pc, lr
|
|
|
|
ENDPROC(v7_flush_kern_cache_louis)
|
|
|
|
|
2007-05-08 21:27:46 +00:00
|
|
|
/*
|
|
|
|
* v7_flush_cache_all()
|
|
|
|
*
|
|
|
|
* Flush all TLB entries in a particular address space
|
|
|
|
*
|
|
|
|
* - mm - mm_struct describing address space
|
|
|
|
*/
|
|
|
|
ENTRY(v7_flush_user_cache_all)
|
|
|
|
/*FALLTHROUGH*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* v7_flush_cache_range(start, end, flags)
|
|
|
|
*
|
|
|
|
* Flush a range of TLB entries in the specified address space.
|
|
|
|
*
|
|
|
|
* - start - start address (may not be aligned)
|
|
|
|
* - end - end address (exclusive, may not be aligned)
|
|
|
|
* - flags - vm_area_struct flags describing address space
|
|
|
|
*
|
|
|
|
* It is assumed that:
|
|
|
|
* - we have a VIPT cache.
|
|
|
|
*/
|
|
|
|
ENTRY(v7_flush_user_cache_range)
|
|
|
|
mov pc, lr
|
2008-08-28 10:22:32 +00:00
|
|
|
ENDPROC(v7_flush_user_cache_all)
|
|
|
|
ENDPROC(v7_flush_user_cache_range)
|
2007-05-08 21:27:46 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* v7_coherent_kern_range(start,end)
|
|
|
|
*
|
|
|
|
* Ensure that the I and D caches are coherent within specified
|
|
|
|
* region. This is typically used when code has been written to
|
|
|
|
* a memory region, and will be executed.
|
|
|
|
*
|
|
|
|
* - start - virtual start address of region
|
|
|
|
* - end - virtual end address of region
|
|
|
|
*
|
|
|
|
* It is assumed that:
|
|
|
|
* - the Icache does not read data from the write buffer
|
|
|
|
*/
|
|
|
|
ENTRY(v7_coherent_kern_range)
|
|
|
|
/* FALLTHROUGH */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* v7_coherent_user_range(start,end)
|
|
|
|
*
|
|
|
|
* Ensure that the I and D caches are coherent within specified
|
|
|
|
* region. This is typically used when code has been written to
|
|
|
|
* a memory region, and will be executed.
|
|
|
|
*
|
|
|
|
* - start - virtual start address of region
|
|
|
|
* - end - virtual end address of region
|
|
|
|
*
|
|
|
|
* It is assumed that:
|
|
|
|
* - the Icache does not read data from the write buffer
|
|
|
|
*/
|
|
|
|
ENTRY(v7_coherent_user_range)
|
2009-10-06 16:57:09 +00:00
|
|
|
UNWIND(.fnstart )
|
2007-05-08 21:27:46 +00:00
|
|
|
dcache_line_size r2, r3
|
|
|
|
sub r3, r2, #1
|
2010-12-07 15:56:29 +00:00
|
|
|
bic r12, r0, r3
|
2011-09-15 10:45:15 +00:00
|
|
|
#ifdef CONFIG_ARM_ERRATA_764369
|
|
|
|
ALT_SMP(W(dsb))
|
|
|
|
ALT_UP(W(nop))
|
|
|
|
#endif
|
2009-10-06 16:57:09 +00:00
|
|
|
1:
|
2010-12-07 15:56:29 +00:00
|
|
|
USER( mcr p15, 0, r12, c7, c11, 1 ) @ clean D line to the point of unification
|
|
|
|
add r12, r12, r2
|
|
|
|
cmp r12, r1
|
|
|
|
blo 1b
|
2007-05-08 21:27:46 +00:00
|
|
|
dsb
|
2010-12-07 15:56:29 +00:00
|
|
|
icache_line_size r2, r3
|
|
|
|
sub r3, r2, #1
|
|
|
|
bic r12, r0, r3
|
2009-10-06 16:57:09 +00:00
|
|
|
2:
|
2010-12-07 15:56:29 +00:00
|
|
|
USER( mcr p15, 0, r12, c7, c5, 1 ) @ invalidate I line
|
|
|
|
add r12, r12, r2
|
|
|
|
cmp r12, r1
|
|
|
|
blo 2b
|
2007-05-08 21:27:46 +00:00
|
|
|
mov r0, #0
|
2010-09-04 09:47:48 +00:00
|
|
|
ALT_SMP(mcr p15, 0, r0, c7, c1, 6) @ invalidate BTB Inner Shareable
|
|
|
|
ALT_UP(mcr p15, 0, r0, c7, c5, 6) @ invalidate BTB
|
2007-05-08 21:27:46 +00:00
|
|
|
dsb
|
|
|
|
isb
|
|
|
|
mov pc, lr
|
2009-10-06 16:57:09 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Fault handling for the cache operation above. If the virtual address in r0
|
2012-04-27 12:08:53 +00:00
|
|
|
* isn't mapped, fail with -EFAULT.
|
2009-10-06 16:57:09 +00:00
|
|
|
*/
|
|
|
|
9001:
|
2012-09-28 01:12:45 +00:00
|
|
|
#ifdef CONFIG_ARM_ERRATA_775420
|
|
|
|
dsb
|
|
|
|
#endif
|
2012-04-27 12:08:53 +00:00
|
|
|
mov r0, #-EFAULT
|
|
|
|
mov pc, lr
|
2009-10-06 16:57:09 +00:00
|
|
|
UNWIND(.fnend )
|
2008-08-28 10:22:32 +00:00
|
|
|
ENDPROC(v7_coherent_kern_range)
|
|
|
|
ENDPROC(v7_coherent_user_range)
|
2007-05-08 21:27:46 +00:00
|
|
|
|
|
|
|
/*
|
2009-11-26 12:56:21 +00:00
|
|
|
* v7_flush_kern_dcache_area(void *addr, size_t size)
|
2007-05-08 21:27:46 +00:00
|
|
|
*
|
|
|
|
* Ensure that the data held in the page kaddr is written back
|
|
|
|
* to the page in question.
|
|
|
|
*
|
2009-11-26 12:56:21 +00:00
|
|
|
* - addr - kernel address
|
|
|
|
* - size - region size
|
2007-05-08 21:27:46 +00:00
|
|
|
*/
|
2009-11-26 12:56:21 +00:00
|
|
|
ENTRY(v7_flush_kern_dcache_area)
|
2007-05-08 21:27:46 +00:00
|
|
|
dcache_line_size r2, r3
|
2009-11-26 12:56:21 +00:00
|
|
|
add r1, r0, r1
|
2011-05-26 10:20:19 +00:00
|
|
|
sub r3, r2, #1
|
|
|
|
bic r0, r0, r3
|
2011-09-15 10:45:15 +00:00
|
|
|
#ifdef CONFIG_ARM_ERRATA_764369
|
|
|
|
ALT_SMP(W(dsb))
|
|
|
|
ALT_UP(W(nop))
|
|
|
|
#endif
|
2007-05-08 21:27:46 +00:00
|
|
|
1:
|
|
|
|
mcr p15, 0, r0, c7, c14, 1 @ clean & invalidate D line / unified line
|
|
|
|
add r0, r0, r2
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
|
|
|
dsb
|
|
|
|
mov pc, lr
|
2009-11-26 12:56:21 +00:00
|
|
|
ENDPROC(v7_flush_kern_dcache_area)
|
2007-05-08 21:27:46 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* v7_dma_inv_range(start,end)
|
|
|
|
*
|
|
|
|
* Invalidate the data cache within the specified region; we will
|
|
|
|
* be performing a DMA operation in this region and we want to
|
|
|
|
* purge old data in the cache.
|
|
|
|
*
|
|
|
|
* - start - virtual start address of region
|
|
|
|
* - end - virtual end address of region
|
|
|
|
*/
|
2009-11-26 16:24:19 +00:00
|
|
|
v7_dma_inv_range:
|
2007-05-08 21:27:46 +00:00
|
|
|
dcache_line_size r2, r3
|
|
|
|
sub r3, r2, #1
|
|
|
|
tst r0, r3
|
|
|
|
bic r0, r0, r3
|
2011-09-15 10:45:15 +00:00
|
|
|
#ifdef CONFIG_ARM_ERRATA_764369
|
|
|
|
ALT_SMP(W(dsb))
|
|
|
|
ALT_UP(W(nop))
|
|
|
|
#endif
|
2007-05-08 21:27:46 +00:00
|
|
|
mcrne p15, 0, r0, c7, c14, 1 @ clean & invalidate D / U line
|
|
|
|
|
|
|
|
tst r1, r3
|
|
|
|
bic r1, r1, r3
|
|
|
|
mcrne p15, 0, r1, c7, c14, 1 @ clean & invalidate D / U line
|
|
|
|
1:
|
|
|
|
mcr p15, 0, r0, c7, c6, 1 @ invalidate D / U line
|
|
|
|
add r0, r0, r2
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
|
|
|
dsb
|
|
|
|
mov pc, lr
|
2008-08-28 10:22:32 +00:00
|
|
|
ENDPROC(v7_dma_inv_range)
|
2007-05-08 21:27:46 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* v7_dma_clean_range(start,end)
|
|
|
|
* - start - virtual start address of region
|
|
|
|
* - end - virtual end address of region
|
|
|
|
*/
|
2009-11-26 16:24:19 +00:00
|
|
|
v7_dma_clean_range:
|
2007-05-08 21:27:46 +00:00
|
|
|
dcache_line_size r2, r3
|
|
|
|
sub r3, r2, #1
|
|
|
|
bic r0, r0, r3
|
2011-09-15 10:45:15 +00:00
|
|
|
#ifdef CONFIG_ARM_ERRATA_764369
|
|
|
|
ALT_SMP(W(dsb))
|
|
|
|
ALT_UP(W(nop))
|
|
|
|
#endif
|
2007-05-08 21:27:46 +00:00
|
|
|
1:
|
|
|
|
mcr p15, 0, r0, c7, c10, 1 @ clean D / U line
|
|
|
|
add r0, r0, r2
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
|
|
|
dsb
|
|
|
|
mov pc, lr
|
2008-08-28 10:22:32 +00:00
|
|
|
ENDPROC(v7_dma_clean_range)
|
2007-05-08 21:27:46 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* v7_dma_flush_range(start,end)
|
|
|
|
* - start - virtual start address of region
|
|
|
|
* - end - virtual end address of region
|
|
|
|
*/
|
|
|
|
ENTRY(v7_dma_flush_range)
|
|
|
|
dcache_line_size r2, r3
|
|
|
|
sub r3, r2, #1
|
|
|
|
bic r0, r0, r3
|
2011-09-15 10:45:15 +00:00
|
|
|
#ifdef CONFIG_ARM_ERRATA_764369
|
|
|
|
ALT_SMP(W(dsb))
|
|
|
|
ALT_UP(W(nop))
|
|
|
|
#endif
|
2007-05-08 21:27:46 +00:00
|
|
|
1:
|
|
|
|
mcr p15, 0, r0, c7, c14, 1 @ clean & invalidate D / U line
|
|
|
|
add r0, r0, r2
|
|
|
|
cmp r0, r1
|
|
|
|
blo 1b
|
|
|
|
dsb
|
|
|
|
mov pc, lr
|
2008-08-28 10:22:32 +00:00
|
|
|
ENDPROC(v7_dma_flush_range)
|
2007-05-08 21:27:46 +00:00
|
|
|
|
2009-11-26 16:19:58 +00:00
|
|
|
/*
|
|
|
|
* dma_map_area(start, size, dir)
|
|
|
|
* - start - kernel virtual start address
|
|
|
|
* - size - size of region
|
|
|
|
* - dir - DMA direction
|
|
|
|
*/
|
|
|
|
ENTRY(v7_dma_map_area)
|
|
|
|
add r1, r1, r0
|
2009-10-31 16:52:16 +00:00
|
|
|
teq r2, #DMA_FROM_DEVICE
|
|
|
|
beq v7_dma_inv_range
|
|
|
|
b v7_dma_clean_range
|
2009-11-26 16:19:58 +00:00
|
|
|
ENDPROC(v7_dma_map_area)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* dma_unmap_area(start, size, dir)
|
|
|
|
* - start - kernel virtual start address
|
|
|
|
* - size - size of region
|
|
|
|
* - dir - DMA direction
|
|
|
|
*/
|
|
|
|
ENTRY(v7_dma_unmap_area)
|
2009-10-31 16:52:16 +00:00
|
|
|
add r1, r1, r0
|
|
|
|
teq r2, #DMA_TO_DEVICE
|
|
|
|
bne v7_dma_inv_range
|
2009-11-26 16:19:58 +00:00
|
|
|
mov pc, lr
|
|
|
|
ENDPROC(v7_dma_unmap_area)
|
|
|
|
|
2007-05-08 21:27:46 +00:00
|
|
|
__INITDATA
|
|
|
|
|
2011-06-23 16:16:25 +00:00
|
|
|
@ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
|
|
|
|
define_cache_functions v7
|