2015-08-12 14:43:36 +00:00
|
|
|
/*
|
|
|
|
* Copyright © 2014 Intel Corporation
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
* Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
|
|
|
|
* IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
#ifndef _INTEL_GUC_H_
|
|
|
|
#define _INTEL_GUC_H_
|
|
|
|
|
|
|
|
#include "intel_guc_fwif.h"
|
|
|
|
#include "i915_guc_reg.h"
|
|
|
|
|
2016-04-13 16:35:01 +00:00
|
|
|
struct drm_i915_gem_request;
|
|
|
|
|
2016-04-19 15:08:36 +00:00
|
|
|
/*
|
|
|
|
* This structure primarily describes the GEM object shared with the GuC.
|
|
|
|
* The GEM object is held for the entire lifetime of our interaction with
|
|
|
|
* the GuC, being allocated before the GuC is loaded with its firmware.
|
|
|
|
* Because there's no way to update the address used by the GuC after
|
|
|
|
* initialisation, the shared object must stay pinned into the GGTT as
|
|
|
|
* long as the GuC is in use. We also keep the first page (only) mapped
|
|
|
|
* into kernel address space, as it includes shared data that must be
|
|
|
|
* updated on every request submission.
|
|
|
|
*
|
|
|
|
* The single GEM object described here is actually made up of several
|
|
|
|
* separate areas, as far as the GuC is concerned. The first page (kept
|
|
|
|
* kmap'd) includes the "process decriptor" which holds sequence data for
|
|
|
|
* the doorbell, and one cacheline which actually *is* the doorbell; a
|
|
|
|
* write to this will "ring the doorbell" (i.e. send an interrupt to the
|
|
|
|
* GuC). The subsequent pages of the client object constitute the work
|
|
|
|
* queue (a circular array of work items), again described in the process
|
|
|
|
* descriptor. Work queue pages are mapped momentarily as required.
|
|
|
|
*
|
2016-05-13 14:36:33 +00:00
|
|
|
* We also keep a few statistics on failures. Ideally, these should all
|
|
|
|
* be zero!
|
|
|
|
* no_wq_space: times that the submission pre-check found no space was
|
|
|
|
* available in the work queue (note, the queue is shared,
|
|
|
|
* not per-engine). It is OK for this to be nonzero, but
|
|
|
|
* it should not be huge!
|
|
|
|
* q_fail: failed to enqueue a work item. This should never happen,
|
|
|
|
* because we check for space beforehand.
|
|
|
|
* b_fail: failed to ring the doorbell. This should never happen, unless
|
|
|
|
* somehow the hardware misbehaves, or maybe if the GuC firmware
|
|
|
|
* crashes? We probably need to reset the GPU to recover.
|
|
|
|
* retcode: errno from last guc_submit()
|
2016-04-19 15:08:36 +00:00
|
|
|
*/
|
2015-08-12 14:43:41 +00:00
|
|
|
struct i915_guc_client {
|
|
|
|
struct drm_i915_gem_object *client_obj;
|
2016-04-19 15:08:34 +00:00
|
|
|
void *client_base; /* first page (only) of above */
|
drm/i915: Integrate GuC-based command submission
GuC-based submission is mostly the same as execlist mode, up to
intel_logical_ring_advance_and_submit(), where the context being
dispatched would be added to the execlist queue; at this point
we submit the context to the GuC backend instead.
There are, however, a few other changes also required, notably:
1. Contexts must be pinned at GGTT addresses accessible by the GuC
i.e. NOT in the range [0..WOPCM_SIZE), so we have to add the
PIN_OFFSET_BIAS flag to the relevant GGTT-pinning calls.
2. The GuC's TLB must be invalidated after a context is pinned at
a new GGTT address.
3. GuC firmware uses the one page before Ring Context as shared data.
Therefore, whenever driver wants to get base address of LRC, we
will offset one page for it. LRC_PPHWSP_PN is defined as the page
number of LRCA.
4. In the work queue used to pass requests to the GuC, the GuC
firmware requires the ring-tail-offset to be represented as an
11-bit value, expressed in QWords. Therefore, the ringbuffer
size must be reduced to the representable range (4 pages).
v2:
Defer adding #defines until needed [Chris Wilson]
Rationalise type declarations [Chris Wilson]
v4:
Squashed kerneldoc patch into here [Daniel Vetter]
v5:
Update request->tail in code common to both GuC and execlist modes.
Add a private version of lr_context_update(), as sharing the
execlist version leads to race conditions when the CPU and
the GuC both update TAIL in the context image.
Conversion of error-captured HWS page to string must account
for offset from start of object to actual HWS (LRC_PPHWSP_PN).
Issue: VIZ-4884
Signed-off-by: Alex Dai <yu.dai@intel.com>
Signed-off-by: Dave Gordon <david.s.gordon@intel.com>
Reviewed-by: Tom O'Rourke <Tom.O'Rourke@intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
2015-08-12 14:43:43 +00:00
|
|
|
struct intel_context *owner;
|
2015-08-12 14:43:41 +00:00
|
|
|
struct intel_guc *guc;
|
|
|
|
uint32_t priority;
|
|
|
|
uint32_t ctx_index;
|
|
|
|
|
|
|
|
uint32_t proc_desc_offset;
|
|
|
|
uint32_t doorbell_offset;
|
|
|
|
uint32_t cookie;
|
|
|
|
uint16_t doorbell_id;
|
|
|
|
uint16_t padding; /* Maintain alignment */
|
|
|
|
|
|
|
|
uint32_t wq_offset;
|
|
|
|
uint32_t wq_size;
|
|
|
|
uint32_t wq_tail;
|
2016-04-19 15:08:35 +00:00
|
|
|
uint32_t unused; /* Was 'wq_head' */
|
2015-08-12 14:43:41 +00:00
|
|
|
|
2016-05-13 14:36:33 +00:00
|
|
|
uint32_t no_wq_space;
|
2016-05-13 14:36:34 +00:00
|
|
|
uint32_t q_fail; /* No longer used */
|
2015-08-12 14:43:41 +00:00
|
|
|
uint32_t b_fail;
|
|
|
|
int retcode;
|
2016-05-13 14:36:33 +00:00
|
|
|
|
|
|
|
/* Per-engine counts of GuC submissions */
|
|
|
|
uint64_t submissions[GUC_MAX_ENGINES_NUM];
|
2015-08-12 14:43:41 +00:00
|
|
|
};
|
|
|
|
|
2015-08-12 14:43:36 +00:00
|
|
|
enum intel_guc_fw_status {
|
|
|
|
GUC_FIRMWARE_FAIL = -1,
|
|
|
|
GUC_FIRMWARE_NONE = 0,
|
|
|
|
GUC_FIRMWARE_PENDING,
|
|
|
|
GUC_FIRMWARE_SUCCESS
|
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This structure encapsulates all the data needed during the process
|
|
|
|
* of fetching, caching, and loading the firmware image into the GuC.
|
|
|
|
*/
|
|
|
|
struct intel_guc_fw {
|
|
|
|
struct drm_device * guc_dev;
|
|
|
|
const char * guc_fw_path;
|
|
|
|
size_t guc_fw_size;
|
|
|
|
struct drm_i915_gem_object * guc_fw_obj;
|
|
|
|
enum intel_guc_fw_status guc_fw_fetch_status;
|
|
|
|
enum intel_guc_fw_status guc_fw_load_status;
|
|
|
|
|
|
|
|
uint16_t guc_fw_major_wanted;
|
|
|
|
uint16_t guc_fw_minor_wanted;
|
|
|
|
uint16_t guc_fw_major_found;
|
|
|
|
uint16_t guc_fw_minor_found;
|
2015-10-19 23:10:54 +00:00
|
|
|
|
|
|
|
uint32_t header_size;
|
|
|
|
uint32_t header_offset;
|
|
|
|
uint32_t rsa_size;
|
|
|
|
uint32_t rsa_offset;
|
|
|
|
uint32_t ucode_size;
|
|
|
|
uint32_t ucode_offset;
|
2015-08-12 14:43:36 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
struct intel_guc {
|
|
|
|
struct intel_guc_fw guc_fw;
|
|
|
|
uint32_t log_flags;
|
2015-08-12 14:43:40 +00:00
|
|
|
struct drm_i915_gem_object *log_obj;
|
2015-08-12 14:43:39 +00:00
|
|
|
|
2015-12-18 20:00:09 +00:00
|
|
|
struct drm_i915_gem_object *ads_obj;
|
|
|
|
|
2015-08-12 14:43:39 +00:00
|
|
|
struct drm_i915_gem_object *ctx_pool_obj;
|
|
|
|
struct ida ctx_ids;
|
2015-08-12 14:43:41 +00:00
|
|
|
|
|
|
|
struct i915_guc_client *execbuf_client;
|
|
|
|
|
|
|
|
DECLARE_BITMAP(doorbell_bitmap, GUC_MAX_DOORBELLS);
|
|
|
|
uint32_t db_cacheline; /* Cyclic counter mod pagesize */
|
|
|
|
|
|
|
|
/* Action status & statistics */
|
|
|
|
uint64_t action_count; /* Total commands issued */
|
|
|
|
uint32_t action_cmd; /* Last command word */
|
|
|
|
uint32_t action_status; /* Last return status */
|
|
|
|
uint32_t action_fail; /* Total number of failures */
|
|
|
|
int32_t action_err; /* Last error code */
|
|
|
|
|
2016-01-23 19:58:14 +00:00
|
|
|
uint64_t submissions[GUC_MAX_ENGINES_NUM];
|
|
|
|
uint32_t last_seqno[GUC_MAX_ENGINES_NUM];
|
2015-08-12 14:43:36 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/* intel_guc_loader.c */
|
2016-05-13 14:36:29 +00:00
|
|
|
extern void intel_guc_init(struct drm_device *dev);
|
|
|
|
extern int intel_guc_setup(struct drm_device *dev);
|
|
|
|
extern void intel_guc_fini(struct drm_device *dev);
|
2015-08-12 14:43:36 +00:00
|
|
|
extern const char *intel_guc_fw_status_repr(enum intel_guc_fw_status status);
|
2015-09-30 16:46:37 +00:00
|
|
|
extern int intel_guc_suspend(struct drm_device *dev);
|
|
|
|
extern int intel_guc_resume(struct drm_device *dev);
|
2015-08-12 14:43:36 +00:00
|
|
|
|
2015-08-12 14:43:39 +00:00
|
|
|
/* i915_guc_submission.c */
|
|
|
|
int i915_guc_submission_init(struct drm_device *dev);
|
2015-08-12 14:43:41 +00:00
|
|
|
int i915_guc_submission_enable(struct drm_device *dev);
|
2016-05-13 14:36:32 +00:00
|
|
|
int i915_guc_wq_check_space(struct drm_i915_gem_request *rq);
|
|
|
|
int i915_guc_submit(struct drm_i915_gem_request *rq);
|
2015-08-12 14:43:41 +00:00
|
|
|
void i915_guc_submission_disable(struct drm_device *dev);
|
2015-08-12 14:43:39 +00:00
|
|
|
void i915_guc_submission_fini(struct drm_device *dev);
|
|
|
|
|
2015-08-12 14:43:36 +00:00
|
|
|
#endif
|