2012-11-21 12:12:43 +00:00
|
|
|
/*
|
|
|
|
* Device Tree Source for the SH73A0 SoC
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 Renesas Solutions Corp.
|
|
|
|
*
|
|
|
|
* This file is licensed under the terms of the GNU General Public License
|
|
|
|
* version 2. This program is licensed "as is" without any warranty of any
|
|
|
|
* kind, whether express or implied.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/include/ "skeleton.dtsi"
|
|
|
|
|
2014-12-10 14:45:24 +00:00
|
|
|
#include <dt-bindings/clock/sh73a0-clock.h>
|
2015-02-17 14:52:39 +00:00
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
2013-11-19 02:18:25 +00:00
|
|
|
#include <dt-bindings/interrupt-controller/irq.h>
|
|
|
|
|
2012-11-21 12:12:43 +00:00
|
|
|
/ {
|
|
|
|
compatible = "renesas,sh73a0";
|
2014-08-20 14:28:34 +00:00
|
|
|
interrupt-parent = <&gic>;
|
2012-11-21 12:12:43 +00:00
|
|
|
|
|
|
|
cpus {
|
2013-01-28 00:41:40 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
2012-11-21 12:12:43 +00:00
|
|
|
cpu@0 {
|
2013-01-28 00:41:40 +00:00
|
|
|
device_type = "cpu";
|
2012-11-21 12:12:43 +00:00
|
|
|
compatible = "arm,cortex-a9";
|
2013-01-28 00:41:40 +00:00
|
|
|
reg = <0>;
|
2014-08-20 13:02:19 +00:00
|
|
|
clock-frequency = <1196000000>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a2sl>;
|
2012-11-21 12:12:43 +00:00
|
|
|
};
|
|
|
|
cpu@1 {
|
2013-01-28 00:41:40 +00:00
|
|
|
device_type = "cpu";
|
2012-11-21 12:12:43 +00:00
|
|
|
compatible = "arm,cortex-a9";
|
2013-01-28 00:41:40 +00:00
|
|
|
reg = <1>;
|
2014-08-20 13:02:19 +00:00
|
|
|
clock-frequency = <1196000000>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a2sl>;
|
2012-11-21 12:12:43 +00:00
|
|
|
};
|
2015-02-17 14:52:39 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
timer@f0000600 {
|
|
|
|
compatible = "arm,cortex-a9-twd-timer";
|
|
|
|
reg = <0xf0000600 0x20>;
|
|
|
|
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
|
|
|
|
clocks = <&twd_clk>;
|
2012-11-21 12:12:43 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
gic: interrupt-controller@f0001000 {
|
|
|
|
compatible = "arm,cortex-a9-gic";
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
interrupt-controller;
|
|
|
|
reg = <0xf0001000 0x1000>,
|
|
|
|
<0xf0000100 0x100>;
|
|
|
|
};
|
2012-11-21 13:00:15 +00:00
|
|
|
|
2015-01-14 11:13:02 +00:00
|
|
|
sbsc2: memory-controller@fb400000 {
|
|
|
|
compatible = "renesas,sbsc-sh73a0";
|
|
|
|
reg = <0xfb400000 0x400>;
|
|
|
|
interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 38 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
interrupt-names = "sec", "temp";
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a4bc1>;
|
2015-01-14 11:13:02 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
sbsc1: memory-controller@fe400000 {
|
|
|
|
compatible = "renesas,sbsc-sh73a0";
|
|
|
|
reg = <0xfe400000 0x400>;
|
|
|
|
interrupts = <0 35 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 36 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
interrupt-names = "sec", "temp";
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a4bc0>;
|
2015-01-14 11:13:02 +00:00
|
|
|
};
|
|
|
|
|
2013-07-24 03:45:03 +00:00
|
|
|
pmu {
|
|
|
|
compatible = "arm,cortex-a9-pmu";
|
2013-11-19 02:18:25 +00:00
|
|
|
interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<0 56 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-24 03:45:03 +00:00
|
|
|
};
|
|
|
|
|
2014-09-08 00:57:06 +00:00
|
|
|
cmt1: timer@e6138000 {
|
|
|
|
compatible = "renesas,cmt-48-sh73a0", "renesas,cmt-48";
|
|
|
|
reg = <0xe6138000 0x200>;
|
|
|
|
interrupts = <0 65 IRQ_TYPE_LEVEL_HIGH>;
|
2015-02-17 15:31:38 +00:00
|
|
|
clocks = <&mstp3_clks SH73A0_CLK_CMT1>;
|
|
|
|
clock-names = "fck";
|
|
|
|
power-domains = <&pd_c5>;
|
2014-09-08 00:57:06 +00:00
|
|
|
|
|
|
|
renesas,channels-mask = <0x3f>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-03-21 16:05:40 +00:00
|
|
|
irqpin0: irqpin@e6900000 {
|
2013-11-27 23:14:57 +00:00
|
|
|
compatible = "renesas,intc-irqpin-sh73a0", "renesas,intc-irqpin";
|
2013-03-21 16:05:40 +00:00
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
reg = <0xe6900000 4>,
|
|
|
|
<0xe6900010 4>,
|
|
|
|
<0xe6900020 1>,
|
|
|
|
<0xe6900040 1>,
|
|
|
|
<0xe6900060 1>;
|
2013-11-19 02:18:25 +00:00
|
|
|
interrupts = <0 1 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 2 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 3 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 4 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 5 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 6 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 7 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 8 IRQ_TYPE_LEVEL_HIGH>;
|
2015-01-06 19:56:05 +00:00
|
|
|
clocks = <&mstp5_clks SH73A0_CLK_INTCA0>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a4s>;
|
2015-01-06 19:42:04 +00:00
|
|
|
control-parent;
|
2013-03-21 16:05:40 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
irqpin1: irqpin@e6900004 {
|
2013-11-27 23:14:57 +00:00
|
|
|
compatible = "renesas,intc-irqpin-sh73a0", "renesas,intc-irqpin";
|
2013-03-21 16:05:40 +00:00
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
reg = <0xe6900004 4>,
|
|
|
|
<0xe6900014 4>,
|
|
|
|
<0xe6900024 1>,
|
|
|
|
<0xe6900044 1>,
|
|
|
|
<0xe6900064 1>;
|
2013-11-19 02:18:25 +00:00
|
|
|
interrupts = <0 9 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 10 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 11 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 12 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 13 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 14 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 15 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 16 IRQ_TYPE_LEVEL_HIGH>;
|
2015-01-06 19:56:05 +00:00
|
|
|
clocks = <&mstp5_clks SH73A0_CLK_INTCA0>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a4s>;
|
2013-03-21 16:05:40 +00:00
|
|
|
control-parent;
|
|
|
|
};
|
|
|
|
|
|
|
|
irqpin2: irqpin@e6900008 {
|
2013-11-27 23:14:57 +00:00
|
|
|
compatible = "renesas,intc-irqpin-sh73a0", "renesas,intc-irqpin";
|
2013-03-21 16:05:40 +00:00
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
reg = <0xe6900008 4>,
|
|
|
|
<0xe6900018 4>,
|
|
|
|
<0xe6900028 1>,
|
|
|
|
<0xe6900048 1>,
|
|
|
|
<0xe6900068 1>;
|
2013-11-19 02:18:25 +00:00
|
|
|
interrupts = <0 17 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 18 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 19 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 20 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 21 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 22 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 23 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 24 IRQ_TYPE_LEVEL_HIGH>;
|
2015-01-06 19:56:05 +00:00
|
|
|
clocks = <&mstp5_clks SH73A0_CLK_INTCA0>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a4s>;
|
2015-01-06 19:42:04 +00:00
|
|
|
control-parent;
|
2013-03-21 16:05:40 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
irqpin3: irqpin@e690000c {
|
2013-11-27 23:14:57 +00:00
|
|
|
compatible = "renesas,intc-irqpin-sh73a0", "renesas,intc-irqpin";
|
2013-03-21 16:05:40 +00:00
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
reg = <0xe690000c 4>,
|
|
|
|
<0xe690001c 4>,
|
|
|
|
<0xe690002c 1>,
|
|
|
|
<0xe690004c 1>,
|
|
|
|
<0xe690006c 1>;
|
2013-11-19 02:18:25 +00:00
|
|
|
interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 26 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 27 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 28 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 29 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 30 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 31 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 32 IRQ_TYPE_LEVEL_HIGH>;
|
2015-01-06 19:56:05 +00:00
|
|
|
clocks = <&mstp5_clks SH73A0_CLK_INTCA0>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a4s>;
|
2015-01-06 19:42:04 +00:00
|
|
|
control-parent;
|
2013-03-21 16:05:40 +00:00
|
|
|
};
|
|
|
|
|
2013-06-06 15:38:12 +00:00
|
|
|
i2c0: i2c@e6820000 {
|
2012-11-21 13:00:15 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-11-06 11:52:09 +00:00
|
|
|
compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
|
2012-11-21 13:00:15 +00:00
|
|
|
reg = <0xe6820000 0x425>;
|
2013-11-19 02:18:25 +00:00
|
|
|
interrupts = <0 167 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 168 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 169 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 170 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp1_clks SH73A0_CLK_IIC0>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a3sp>;
|
2013-09-26 11:06:01 +00:00
|
|
|
status = "disabled";
|
2012-11-21 13:00:15 +00:00
|
|
|
};
|
|
|
|
|
2013-06-06 15:38:12 +00:00
|
|
|
i2c1: i2c@e6822000 {
|
2012-11-21 13:00:15 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-11-06 11:52:09 +00:00
|
|
|
compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
|
2012-11-21 13:00:15 +00:00
|
|
|
reg = <0xe6822000 0x425>;
|
2013-11-19 02:18:25 +00:00
|
|
|
interrupts = <0 51 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 52 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 53 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 54 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp3_clks SH73A0_CLK_IIC1>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a3sp>;
|
2013-09-26 11:06:01 +00:00
|
|
|
status = "disabled";
|
2012-11-21 13:00:15 +00:00
|
|
|
};
|
|
|
|
|
2013-06-06 15:38:12 +00:00
|
|
|
i2c2: i2c@e6824000 {
|
2012-11-21 13:00:15 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-11-06 11:52:09 +00:00
|
|
|
compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
|
2012-11-21 13:00:15 +00:00
|
|
|
reg = <0xe6824000 0x425>;
|
2013-11-19 02:18:25 +00:00
|
|
|
interrupts = <0 171 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 172 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 173 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 174 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp0_clks SH73A0_CLK_IIC2>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a3sp>;
|
2013-09-26 11:06:01 +00:00
|
|
|
status = "disabled";
|
2012-11-21 13:00:15 +00:00
|
|
|
};
|
|
|
|
|
2013-06-06 15:38:12 +00:00
|
|
|
i2c3: i2c@e6826000 {
|
2012-11-21 13:00:15 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-11-06 11:52:09 +00:00
|
|
|
compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
|
2012-11-21 13:00:15 +00:00
|
|
|
reg = <0xe6826000 0x425>;
|
2013-11-19 02:18:25 +00:00
|
|
|
interrupts = <0 183 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 184 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 185 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 186 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp4_clks SH73A0_CLK_IIC3>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a3sp>;
|
2013-09-26 11:06:01 +00:00
|
|
|
status = "disabled";
|
2012-11-21 13:00:15 +00:00
|
|
|
};
|
|
|
|
|
2013-06-06 15:38:12 +00:00
|
|
|
i2c4: i2c@e6828000 {
|
2012-11-21 13:00:15 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-11-06 11:52:09 +00:00
|
|
|
compatible = "renesas,iic-sh73a0", "renesas,rmobile-iic";
|
2012-11-21 13:00:15 +00:00
|
|
|
reg = <0xe6828000 0x425>;
|
2013-11-19 02:18:25 +00:00
|
|
|
interrupts = <0 187 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 188 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 189 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 190 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp4_clks SH73A0_CLK_IIC4>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_c5>;
|
2013-09-26 11:06:01 +00:00
|
|
|
status = "disabled";
|
2012-11-21 13:00:15 +00:00
|
|
|
};
|
2013-03-19 12:47:43 +00:00
|
|
|
|
2013-10-22 02:36:22 +00:00
|
|
|
mmcif: mmc@e6bd0000 {
|
2013-03-19 12:47:43 +00:00
|
|
|
compatible = "renesas,sh-mmcif";
|
|
|
|
reg = <0xe6bd0000 0x100>;
|
2013-11-19 02:18:25 +00:00
|
|
|
interrupts = <0 140 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 141 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp3_clks SH73A0_CLK_MMCIF0>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a3sp>;
|
2013-03-19 12:47:43 +00:00
|
|
|
reg-io-width = <4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-10-22 02:36:22 +00:00
|
|
|
sdhi0: sd@ee100000 {
|
2013-11-20 03:18:09 +00:00
|
|
|
compatible = "renesas,sdhi-sh73a0";
|
2013-03-19 12:47:43 +00:00
|
|
|
reg = <0xee100000 0x100>;
|
2013-11-19 02:18:25 +00:00
|
|
|
interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 84 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 85 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp3_clks SH73A0_CLK_SDHI0>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a3sp>;
|
2013-03-19 17:38:50 +00:00
|
|
|
cap-sd-highspeed;
|
2013-03-19 12:47:43 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
/* SDHI1 and SDHI2 have no CD pins, no need for CD IRQ */
|
2013-10-22 02:36:22 +00:00
|
|
|
sdhi1: sd@ee120000 {
|
2013-11-20 03:18:09 +00:00
|
|
|
compatible = "renesas,sdhi-sh73a0";
|
2013-03-19 12:47:43 +00:00
|
|
|
reg = <0xee120000 0x100>;
|
2013-11-19 02:18:25 +00:00
|
|
|
interrupts = <0 88 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 89 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp3_clks SH73A0_CLK_SDHI1>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a3sp>;
|
2013-03-19 12:47:43 +00:00
|
|
|
toshiba,mmc-wrprotect-disable;
|
2013-03-19 17:38:50 +00:00
|
|
|
cap-sd-highspeed;
|
2013-03-19 12:47:43 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-10-22 02:36:22 +00:00
|
|
|
sdhi2: sd@ee140000 {
|
2013-11-20 03:18:09 +00:00
|
|
|
compatible = "renesas,sdhi-sh73a0";
|
2013-03-19 12:47:43 +00:00
|
|
|
reg = <0xee140000 0x100>;
|
2013-11-19 02:18:25 +00:00
|
|
|
interrupts = <0 104 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
0 105 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp3_clks SH73A0_CLK_SDHI2>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a3sp>;
|
2013-03-19 12:47:43 +00:00
|
|
|
toshiba,mmc-wrprotect-disable;
|
2013-03-19 17:38:50 +00:00
|
|
|
cap-sd-highspeed;
|
2013-03-19 12:47:43 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2012-11-20 13:02:54 +00:00
|
|
|
|
2014-07-07 07:54:51 +00:00
|
|
|
scifa0: serial@e6c40000 {
|
|
|
|
compatible = "renesas,scifa-sh73a0", "renesas,scifa";
|
|
|
|
reg = <0xe6c40000 0x100>;
|
|
|
|
interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp2_clks SH73A0_CLK_SCIFA0>;
|
|
|
|
clock-names = "sci_ick";
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a3sp>;
|
2014-07-07 07:54:51 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
scifa1: serial@e6c50000 {
|
|
|
|
compatible = "renesas,scifa-sh73a0", "renesas,scifa";
|
|
|
|
reg = <0xe6c50000 0x100>;
|
|
|
|
interrupts = <0 73 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp2_clks SH73A0_CLK_SCIFA1>;
|
|
|
|
clock-names = "sci_ick";
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a3sp>;
|
2014-07-07 07:54:51 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
scifa2: serial@e6c60000 {
|
|
|
|
compatible = "renesas,scifa-sh73a0", "renesas,scifa";
|
|
|
|
reg = <0xe6c60000 0x100>;
|
|
|
|
interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp2_clks SH73A0_CLK_SCIFA2>;
|
|
|
|
clock-names = "sci_ick";
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a3sp>;
|
2014-07-07 07:54:51 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
scifa3: serial@e6c70000 {
|
|
|
|
compatible = "renesas,scifa-sh73a0", "renesas,scifa";
|
|
|
|
reg = <0xe6c70000 0x100>;
|
|
|
|
interrupts = <0 75 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp2_clks SH73A0_CLK_SCIFA3>;
|
|
|
|
clock-names = "sci_ick";
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a3sp>;
|
2014-07-07 07:54:51 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
scifa4: serial@e6c80000 {
|
|
|
|
compatible = "renesas,scifa-sh73a0", "renesas,scifa";
|
|
|
|
reg = <0xe6c80000 0x100>;
|
|
|
|
interrupts = <0 78 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp2_clks SH73A0_CLK_SCIFA4>;
|
|
|
|
clock-names = "sci_ick";
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a3sp>;
|
2014-07-07 07:54:51 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
scifa5: serial@e6cb0000 {
|
|
|
|
compatible = "renesas,scifa-sh73a0", "renesas,scifa";
|
|
|
|
reg = <0xe6cb0000 0x100>;
|
|
|
|
interrupts = <0 79 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp2_clks SH73A0_CLK_SCIFA5>;
|
|
|
|
clock-names = "sci_ick";
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a3sp>;
|
2014-07-07 07:54:51 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
scifa6: serial@e6cc0000 {
|
|
|
|
compatible = "renesas,scifa-sh73a0", "renesas,scifa";
|
|
|
|
reg = <0xe6cc0000 0x100>;
|
|
|
|
interrupts = <0 156 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp3_clks SH73A0_CLK_SCIFA6>;
|
|
|
|
clock-names = "sci_ick";
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a3sp>;
|
2014-07-07 07:54:51 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
scifa7: serial@e6cd0000 {
|
|
|
|
compatible = "renesas,scifa-sh73a0", "renesas,scifa";
|
|
|
|
reg = <0xe6cd0000 0x100>;
|
|
|
|
interrupts = <0 143 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp2_clks SH73A0_CLK_SCIFA7>;
|
|
|
|
clock-names = "sci_ick";
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a3sp>;
|
2014-07-07 07:54:51 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
scifb8: serial@e6c30000 {
|
|
|
|
compatible = "renesas,scifb-sh73a0", "renesas,scifb";
|
|
|
|
reg = <0xe6c30000 0x100>;
|
|
|
|
interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-10 14:45:26 +00:00
|
|
|
clocks = <&mstp2_clks SH73A0_CLK_SCIFB>;
|
|
|
|
clock-names = "sci_ick";
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a3sp>;
|
2014-07-07 07:54:51 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-20 13:02:54 +00:00
|
|
|
pfc: pfc@e6050000 {
|
|
|
|
compatible = "renesas,pfc-sh73a0";
|
|
|
|
reg = <0xe6050000 0x8000>,
|
|
|
|
<0xe605801c 0x1c>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
2013-12-11 03:26:29 +00:00
|
|
|
interrupts-extended =
|
|
|
|
<&irqpin0 0 0>, <&irqpin0 1 0>, <&irqpin0 2 0>, <&irqpin0 3 0>,
|
|
|
|
<&irqpin0 4 0>, <&irqpin0 5 0>, <&irqpin0 6 0>, <&irqpin0 7 0>,
|
|
|
|
<&irqpin1 0 0>, <&irqpin1 1 0>, <&irqpin1 2 0>, <&irqpin1 3 0>,
|
|
|
|
<&irqpin1 4 0>, <&irqpin1 5 0>, <&irqpin1 6 0>, <&irqpin1 7 0>,
|
|
|
|
<&irqpin2 0 0>, <&irqpin2 1 0>, <&irqpin2 2 0>, <&irqpin2 3 0>,
|
|
|
|
<&irqpin2 4 0>, <&irqpin2 5 0>, <&irqpin2 6 0>, <&irqpin2 7 0>,
|
|
|
|
<&irqpin3 0 0>, <&irqpin3 1 0>, <&irqpin3 2 0>, <&irqpin3 3 0>,
|
|
|
|
<&irqpin3 4 0>, <&irqpin3 5 0>, <&irqpin3 6 0>, <&irqpin3 7 0>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_c5>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sysc: system-controller@e6180000 {
|
|
|
|
compatible = "renesas,sysc-sh73a0", "renesas,sysc-rmobile";
|
|
|
|
reg = <0xe6180000 0x8000>, <0xe6188000 0x8000>;
|
|
|
|
|
|
|
|
pm-domains {
|
|
|
|
pd_c5: c5 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
|
|
|
|
pd_c4: c4@0 {
|
|
|
|
reg = <0>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pd_d4: d4@1 {
|
|
|
|
reg = <1>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pd_a4bc0: a4bc0@4 {
|
|
|
|
reg = <4>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pd_a4bc1: a4bc1@5 {
|
|
|
|
reg = <5>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pd_a4lc0: a4lc0@6 {
|
|
|
|
reg = <6>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pd_a4lc1: a4lc1@7 {
|
|
|
|
reg = <7>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pd_a4mp: a4mp@8 {
|
|
|
|
reg = <8>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
|
|
|
|
pd_a3mp: a3mp@9 {
|
|
|
|
reg = <9>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pd_a3vc: a3vc@10 {
|
|
|
|
reg = <10>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
pd_a4rm: a4rm@12 {
|
|
|
|
reg = <12>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
|
|
|
|
pd_a3r: a3r@13 {
|
|
|
|
reg = <13>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
|
|
|
|
pd_a2rv: a2rv@14 {
|
|
|
|
reg = <14>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
pd_a4s: a4s@16 {
|
|
|
|
reg = <16>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
|
|
|
|
pd_a3sp: a3sp@17 {
|
|
|
|
reg = <17>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pd_a3sg: a3sg@18 {
|
|
|
|
reg = <18>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pd_a3sm: a3sm@19 {
|
|
|
|
reg = <19>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
|
|
|
|
pd_a2sl: a2sl@20 {
|
|
|
|
reg = <20>;
|
|
|
|
#power-domain-cells = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
2012-11-20 13:02:54 +00:00
|
|
|
};
|
2013-12-05 01:32:54 +00:00
|
|
|
|
|
|
|
sh_fsi2: sound@ec230000 {
|
|
|
|
#sound-dai-cells = <1>;
|
2015-01-06 20:01:51 +00:00
|
|
|
compatible = "renesas,fsi2-sh73a0", "renesas,sh_fsi2";
|
2013-12-05 01:32:54 +00:00
|
|
|
reg = <0xec230000 0x400>;
|
|
|
|
interrupts = <0 146 0x4>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a4mp>;
|
2013-12-05 01:32:54 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2014-12-10 14:45:24 +00:00
|
|
|
|
2015-02-17 14:52:36 +00:00
|
|
|
bsc: bus@fec10000 {
|
|
|
|
compatible = "renesas,bsc-sh73a0", "renesas,bsc",
|
|
|
|
"simple-pm-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0 0x20000000>;
|
|
|
|
reg = <0xfec10000 0x400>;
|
|
|
|
interrupts = <0 39 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&zb_clk>;
|
2015-02-17 15:31:38 +00:00
|
|
|
power-domains = <&pd_a4s>;
|
2015-02-17 14:52:36 +00:00
|
|
|
};
|
|
|
|
|
2014-12-10 14:45:24 +00:00
|
|
|
clocks {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
/* External root clocks */
|
|
|
|
extalr_clk: extalr_clk {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <32768>;
|
|
|
|
clock-output-names = "extalr";
|
|
|
|
};
|
|
|
|
extal1_clk: extal1_clk {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <26000000>;
|
|
|
|
clock-output-names = "extal1";
|
|
|
|
};
|
|
|
|
extal2_clk: extal2_clk {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "extal2";
|
|
|
|
};
|
|
|
|
extcki_clk: extcki_clk {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "extcki";
|
|
|
|
};
|
|
|
|
fsiack_clk: fsiack_clk {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <0>;
|
|
|
|
clock-output-names = "fsiack";
|
|
|
|
};
|
|
|
|
fsibck_clk: fsibck_clk {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <0>;
|
|
|
|
clock-output-names = "fsibck";
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Special CPG clocks */
|
|
|
|
cpg_clocks: cpg_clocks@e6150000 {
|
|
|
|
compatible = "renesas,sh73a0-cpg-clocks";
|
|
|
|
reg = <0xe6150000 0x10000>;
|
|
|
|
clocks = <&extal1_clk>, <&extal2_clk>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
clock-output-names = "main", "pll0", "pll1", "pll2",
|
|
|
|
"pll3", "dsi0phy", "dsi1phy",
|
|
|
|
"zg", "m3", "b", "m1", "m2",
|
|
|
|
"z", "zx", "hp";
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Variable factor clocks (DIV6) */
|
|
|
|
vclk1_clk: vclk1_clk@e6150008 {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe6150008 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
|
|
|
|
<&extcki_clk>, <&extal2_clk>, <&main_div2_clk>,
|
|
|
|
<&extalr_clk>, <&cpg_clocks SH73A0_CLK_MAIN>,
|
|
|
|
<0>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "vclk1";
|
|
|
|
};
|
|
|
|
vclk2_clk: vclk2_clk@e615000c {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe615000c 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
|
|
|
|
<&extcki_clk>, <&extal2_clk>, <&main_div2_clk>,
|
|
|
|
<&extalr_clk>, <&cpg_clocks SH73A0_CLK_MAIN>,
|
|
|
|
<0>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "vclk2";
|
|
|
|
};
|
|
|
|
vclk3_clk: vclk3_clk@e615001c {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe615001c 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
|
|
|
|
<&extcki_clk>, <&extal2_clk>, <&main_div2_clk>,
|
|
|
|
<&extalr_clk>, <&cpg_clocks SH73A0_CLK_MAIN>,
|
|
|
|
<0>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "vclk3";
|
|
|
|
};
|
|
|
|
zb_clk: zb_clk@e6150010 {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe6150010 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <0>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_PLL2>, <0>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "zb";
|
|
|
|
};
|
|
|
|
flctl_clk: flctl_clk@e6150014 {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe6150014 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <0>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_PLL2>, <0>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "flctlck";
|
|
|
|
};
|
|
|
|
sdhi0_clk: sdhi0_clk@e6150074 {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe6150074 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
|
|
|
|
<&pll1_div13_clk>, <0>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "sdhi0ck";
|
|
|
|
};
|
|
|
|
sdhi1_clk: sdhi1_clk@e6150078 {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe6150078 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
|
|
|
|
<&pll1_div13_clk>, <0>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "sdhi1ck";
|
|
|
|
};
|
|
|
|
sdhi2_clk: sdhi2_clk@e615007c {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe615007c 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
|
|
|
|
<&pll1_div13_clk>, <0>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "sdhi2ck";
|
|
|
|
};
|
|
|
|
fsia_clk: fsia_clk@e6150018 {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe6150018 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
|
|
|
|
<&fsiack_clk>, <&fsiack_clk>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "fsia";
|
|
|
|
};
|
|
|
|
fsib_clk: fsib_clk@e6150090 {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe6150090 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
|
|
|
|
<&fsibck_clk>, <&fsibck_clk>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "fsib";
|
|
|
|
};
|
|
|
|
sub_clk: sub_clk@e6150080 {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe6150080 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
|
|
|
|
<&extal2_clk>, <&extal2_clk>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "sub";
|
|
|
|
};
|
|
|
|
spua_clk: spua_clk@e6150084 {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe6150084 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
|
|
|
|
<&extal2_clk>, <&extal2_clk>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "spua";
|
|
|
|
};
|
|
|
|
spuv_clk: spuv_clk@e6150094 {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe6150094 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
|
|
|
|
<&extal2_clk>, <&extal2_clk>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "spuv";
|
|
|
|
};
|
|
|
|
msu_clk: msu_clk@e6150088 {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe6150088 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <0>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_PLL2>, <0>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "msu";
|
|
|
|
};
|
|
|
|
hsi_clk: hsi_clk@e615008c {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe615008c 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
|
|
|
|
<&pll1_div7_clk>, <0>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "hsi";
|
|
|
|
};
|
|
|
|
mfg1_clk: mfg1_clk@e6150098 {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe6150098 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <0>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_PLL2>, <0>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "mfg1";
|
|
|
|
};
|
|
|
|
mfg2_clk: mfg2_clk@e615009c {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe615009c 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <0>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_PLL2>, <0>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "mfg2";
|
|
|
|
};
|
|
|
|
dsit_clk: dsit_clk@e6150060 {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe6150060 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <0>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_PLL2>, <0>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "dsit";
|
|
|
|
};
|
|
|
|
dsi0p_clk: dsi0p_clk@e6150064 {
|
|
|
|
compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
|
|
|
|
reg = <0xe6150064 4>;
|
2015-01-06 19:56:06 +00:00
|
|
|
clocks = <&pll1_div2_clk>, <&cpg_clocks SH73A0_CLK_PLL2>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_MAIN>, <&extal2_clk>,
|
|
|
|
<&extcki_clk>, <0>, <0>, <0>;
|
2014-12-10 14:45:24 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-output-names = "dsi0pck";
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Fixed factor clocks */
|
|
|
|
main_div2_clk: main_div2_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks SH73A0_CLK_MAIN>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <2>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "main_div2";
|
|
|
|
};
|
|
|
|
pll1_div2_clk: pll1_div2_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks SH73A0_CLK_PLL1>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <2>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "pll1_div2";
|
|
|
|
};
|
|
|
|
pll1_div7_clk: pll1_div7_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks SH73A0_CLK_PLL1>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <7>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "pll1_div7";
|
|
|
|
};
|
|
|
|
pll1_div13_clk: pll1_div13_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks SH73A0_CLK_PLL1>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <13>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "pll1_div13";
|
|
|
|
};
|
|
|
|
twd_clk: twd_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks SH73A0_CLK_Z>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <4>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "twd";
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Gate clocks */
|
|
|
|
mstp0_clks: mstp0_clks@e6150130 {
|
|
|
|
compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
|
reg = <0xe6150130 4>, <0xe6150030 4>;
|
|
|
|
clocks = <&cpg_clocks SH73A0_CLK_HP>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
clock-indices = <
|
|
|
|
SH73A0_CLK_IIC2
|
|
|
|
>;
|
|
|
|
clock-output-names =
|
|
|
|
"iic2";
|
|
|
|
};
|
|
|
|
mstp1_clks: mstp1_clks@e6150134 {
|
|
|
|
compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
|
reg = <0xe6150134 4>, <0xe6150038 4>;
|
|
|
|
clocks = <&cpg_clocks SH73A0_CLK_B>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_B>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_B>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_B>,
|
|
|
|
<&sub_clk>, <&cpg_clocks SH73A0_CLK_B>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_HP>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_ZG>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_B>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
clock-indices = <
|
|
|
|
SH73A0_CLK_CEU1 SH73A0_CLK_CSI2_RX1
|
|
|
|
SH73A0_CLK_CEU0 SH73A0_CLK_CSI2_RX0
|
|
|
|
SH73A0_CLK_TMU0 SH73A0_CLK_DSITX0
|
|
|
|
SH73A0_CLK_IIC0 SH73A0_CLK_SGX
|
|
|
|
SH73A0_CLK_LCDC0
|
|
|
|
>;
|
|
|
|
clock-output-names =
|
|
|
|
"ceu1", "csi2_rx1", "ceu0", "csi2_rx0",
|
|
|
|
"tmu0", "dsitx0", "iic0", "sgx", "lcdc0";
|
|
|
|
};
|
|
|
|
mstp2_clks: mstp2_clks@e6150138 {
|
|
|
|
compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
|
reg = <0xe6150138 4>, <0xe6150040 4>;
|
|
|
|
clocks = <&sub_clk>, <&cpg_clocks SH73A0_CLK_HP>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_HP>, <&sub_clk>,
|
|
|
|
<&sub_clk>, <&sub_clk>, <&sub_clk>, <&sub_clk>,
|
|
|
|
<&sub_clk>, <&sub_clk>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
clock-indices = <
|
|
|
|
SH73A0_CLK_SCIFA7 SH73A0_CLK_SY_DMAC
|
|
|
|
SH73A0_CLK_MP_DMAC SH73A0_CLK_SCIFA5
|
|
|
|
SH73A0_CLK_SCIFB SH73A0_CLK_SCIFA0
|
|
|
|
SH73A0_CLK_SCIFA1 SH73A0_CLK_SCIFA2
|
|
|
|
SH73A0_CLK_SCIFA3 SH73A0_CLK_SCIFA4
|
|
|
|
>;
|
|
|
|
clock-output-names =
|
|
|
|
"scifa7", "sy_dmac", "mp_dmac", "scifa5",
|
|
|
|
"scifb", "scifa0", "scifa1", "scifa2",
|
|
|
|
"scifa3", "scifa4";
|
|
|
|
};
|
|
|
|
mstp3_clks: mstp3_clks@e615013c {
|
|
|
|
compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
|
reg = <0xe615013c 4>, <0xe6150048 4>;
|
|
|
|
clocks = <&sub_clk>, <&extalr_clk>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_HP>, <&sub_clk>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_HP>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_HP>, <&flctl_clk>,
|
|
|
|
<&sdhi0_clk>, <&sdhi1_clk>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_HP>, <&sdhi2_clk>,
|
|
|
|
<&main_div2_clk>, <&main_div2_clk>,
|
|
|
|
<&main_div2_clk>, <&main_div2_clk>,
|
|
|
|
<&main_div2_clk>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
clock-indices = <
|
|
|
|
SH73A0_CLK_SCIFA6 SH73A0_CLK_CMT1
|
|
|
|
SH73A0_CLK_FSI SH73A0_CLK_IRDA
|
|
|
|
SH73A0_CLK_IIC1 SH73A0_CLK_USB SH73A0_CLK_FLCTL
|
|
|
|
SH73A0_CLK_SDHI0 SH73A0_CLK_SDHI1
|
|
|
|
SH73A0_CLK_MMCIF0 SH73A0_CLK_SDHI2
|
|
|
|
SH73A0_CLK_TPU0 SH73A0_CLK_TPU1
|
|
|
|
SH73A0_CLK_TPU2 SH73A0_CLK_TPU3
|
|
|
|
SH73A0_CLK_TPU4
|
|
|
|
>;
|
|
|
|
clock-output-names =
|
|
|
|
"scifa6", "cmt1", "fsi", "irda", "iic1",
|
|
|
|
"usb", "flctl", "sdhi0", "sdhi1", "mmcif0", "sdhi2",
|
|
|
|
"tpu0", "tpu1", "tpu2", "tpu3", "tpu4";
|
|
|
|
};
|
|
|
|
mstp4_clks: mstp4_clks@e6150140 {
|
|
|
|
compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
|
reg = <0xe6150140 4>, <0xe615004c 4>;
|
|
|
|
clocks = <&cpg_clocks SH73A0_CLK_HP>,
|
|
|
|
<&cpg_clocks SH73A0_CLK_HP>, <&extalr_clk>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
clock-indices = <
|
|
|
|
SH73A0_CLK_IIC3 SH73A0_CLK_IIC4
|
|
|
|
SH73A0_CLK_KEYSC
|
|
|
|
>;
|
|
|
|
clock-output-names =
|
|
|
|
"iic3", "iic4", "keysc";
|
|
|
|
};
|
2015-01-06 19:56:05 +00:00
|
|
|
mstp5_clks: mstp5_clks@e6150144 {
|
|
|
|
compatible = "renesas,sh73a0-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
|
reg = <0xe6150144 4>, <0xe615003c 4>;
|
|
|
|
clocks = <&cpg_clocks SH73A0_CLK_HP>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
clock-indices = <
|
|
|
|
SH73A0_CLK_INTCA0
|
|
|
|
>;
|
|
|
|
clock-output-names =
|
|
|
|
"intca0";
|
|
|
|
};
|
2014-12-10 14:45:24 +00:00
|
|
|
};
|
2012-11-21 12:12:43 +00:00
|
|
|
};
|