2016-01-25 18:47:07 +00:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2016 Linaro Ltd.
|
|
|
|
* Copyright (c) 2016 Hisilicon Limited.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "hisi_sas.h"
|
|
|
|
#define DRV_NAME "hisi_sas_v2_hw"
|
|
|
|
|
2016-01-25 18:47:08 +00:00
|
|
|
/* global registers need init*/
|
|
|
|
#define DLVRY_QUEUE_ENABLE 0x0
|
|
|
|
#define IOST_BASE_ADDR_LO 0x8
|
|
|
|
#define IOST_BASE_ADDR_HI 0xc
|
|
|
|
#define ITCT_BASE_ADDR_LO 0x10
|
|
|
|
#define ITCT_BASE_ADDR_HI 0x14
|
|
|
|
#define IO_BROKEN_MSG_ADDR_LO 0x18
|
|
|
|
#define IO_BROKEN_MSG_ADDR_HI 0x1c
|
|
|
|
#define PHY_CONTEXT 0x20
|
|
|
|
#define PHY_STATE 0x24
|
|
|
|
#define PHY_PORT_NUM_MA 0x28
|
|
|
|
#define PORT_STATE 0x2c
|
|
|
|
#define PORT_STATE_PHY8_PORT_NUM_OFF 16
|
|
|
|
#define PORT_STATE_PHY8_PORT_NUM_MSK (0xf << PORT_STATE_PHY8_PORT_NUM_OFF)
|
|
|
|
#define PORT_STATE_PHY8_CONN_RATE_OFF 20
|
|
|
|
#define PORT_STATE_PHY8_CONN_RATE_MSK (0xf << PORT_STATE_PHY8_CONN_RATE_OFF)
|
|
|
|
#define PHY_CONN_RATE 0x30
|
|
|
|
#define HGC_TRANS_TASK_CNT_LIMIT 0x38
|
|
|
|
#define AXI_AHB_CLK_CFG 0x3c
|
|
|
|
#define ITCT_CLR 0x44
|
|
|
|
#define ITCT_CLR_EN_OFF 16
|
|
|
|
#define ITCT_CLR_EN_MSK (0x1 << ITCT_CLR_EN_OFF)
|
|
|
|
#define ITCT_DEV_OFF 0
|
|
|
|
#define ITCT_DEV_MSK (0x7ff << ITCT_DEV_OFF)
|
|
|
|
#define AXI_USER1 0x48
|
|
|
|
#define AXI_USER2 0x4c
|
|
|
|
#define IO_SATA_BROKEN_MSG_ADDR_LO 0x58
|
|
|
|
#define IO_SATA_BROKEN_MSG_ADDR_HI 0x5c
|
|
|
|
#define SATA_INITI_D2H_STORE_ADDR_LO 0x60
|
|
|
|
#define SATA_INITI_D2H_STORE_ADDR_HI 0x64
|
|
|
|
#define HGC_SAS_TX_OPEN_FAIL_RETRY_CTRL 0x84
|
|
|
|
#define HGC_SAS_TXFAIL_RETRY_CTRL 0x88
|
|
|
|
#define HGC_GET_ITV_TIME 0x90
|
|
|
|
#define DEVICE_MSG_WORK_MODE 0x94
|
|
|
|
#define OPENA_WT_CONTI_TIME 0x9c
|
|
|
|
#define I_T_NEXUS_LOSS_TIME 0xa0
|
|
|
|
#define MAX_CON_TIME_LIMIT_TIME 0xa4
|
|
|
|
#define BUS_INACTIVE_LIMIT_TIME 0xa8
|
|
|
|
#define REJECT_TO_OPEN_LIMIT_TIME 0xac
|
|
|
|
#define CFG_AGING_TIME 0xbc
|
|
|
|
#define HGC_DFX_CFG2 0xc0
|
|
|
|
#define HGC_IOMB_PROC1_STATUS 0x104
|
|
|
|
#define CFG_1US_TIMER_TRSH 0xcc
|
|
|
|
#define HGC_INVLD_DQE_INFO 0x148
|
|
|
|
#define HGC_INVLD_DQE_INFO_FB_CH0_OFF 9
|
|
|
|
#define HGC_INVLD_DQE_INFO_FB_CH0_MSK (0x1 << HGC_INVLD_DQE_INFO_FB_CH0_OFF)
|
|
|
|
#define HGC_INVLD_DQE_INFO_FB_CH3_OFF 18
|
|
|
|
#define INT_COAL_EN 0x19c
|
|
|
|
#define OQ_INT_COAL_TIME 0x1a0
|
|
|
|
#define OQ_INT_COAL_CNT 0x1a4
|
|
|
|
#define ENT_INT_COAL_TIME 0x1a8
|
|
|
|
#define ENT_INT_COAL_CNT 0x1ac
|
|
|
|
#define OQ_INT_SRC 0x1b0
|
|
|
|
#define OQ_INT_SRC_MSK 0x1b4
|
|
|
|
#define ENT_INT_SRC1 0x1b8
|
|
|
|
#define ENT_INT_SRC1_D2H_FIS_CH0_OFF 0
|
|
|
|
#define ENT_INT_SRC1_D2H_FIS_CH0_MSK (0x1 << ENT_INT_SRC1_D2H_FIS_CH0_OFF)
|
|
|
|
#define ENT_INT_SRC1_D2H_FIS_CH1_OFF 8
|
|
|
|
#define ENT_INT_SRC1_D2H_FIS_CH1_MSK (0x1 << ENT_INT_SRC1_D2H_FIS_CH1_OFF)
|
|
|
|
#define ENT_INT_SRC2 0x1bc
|
|
|
|
#define ENT_INT_SRC3 0x1c0
|
|
|
|
#define ENT_INT_SRC3_ITC_INT_OFF 15
|
|
|
|
#define ENT_INT_SRC3_ITC_INT_MSK (0x1 << ENT_INT_SRC3_ITC_INT_OFF)
|
|
|
|
#define ENT_INT_SRC_MSK1 0x1c4
|
|
|
|
#define ENT_INT_SRC_MSK2 0x1c8
|
|
|
|
#define ENT_INT_SRC_MSK3 0x1cc
|
|
|
|
#define ENT_INT_SRC_MSK3_ENT95_MSK_OFF 31
|
|
|
|
#define ENT_INT_SRC_MSK3_ENT95_MSK_MSK (0x1 << ENT_INT_SRC_MSK3_ENT95_MSK_OFF)
|
|
|
|
#define SAS_ECC_INTR_MSK 0x1ec
|
|
|
|
#define HGC_ERR_STAT_EN 0x238
|
|
|
|
#define DLVRY_Q_0_BASE_ADDR_LO 0x260
|
|
|
|
#define DLVRY_Q_0_BASE_ADDR_HI 0x264
|
|
|
|
#define DLVRY_Q_0_DEPTH 0x268
|
|
|
|
#define DLVRY_Q_0_WR_PTR 0x26c
|
|
|
|
#define DLVRY_Q_0_RD_PTR 0x270
|
|
|
|
#define HYPER_STREAM_ID_EN_CFG 0xc80
|
|
|
|
#define OQ0_INT_SRC_MSK 0xc90
|
|
|
|
#define COMPL_Q_0_BASE_ADDR_LO 0x4e0
|
|
|
|
#define COMPL_Q_0_BASE_ADDR_HI 0x4e4
|
|
|
|
#define COMPL_Q_0_DEPTH 0x4e8
|
|
|
|
#define COMPL_Q_0_WR_PTR 0x4ec
|
|
|
|
#define COMPL_Q_0_RD_PTR 0x4f0
|
|
|
|
|
|
|
|
/* phy registers need init */
|
|
|
|
#define PORT_BASE (0x2000)
|
|
|
|
|
|
|
|
#define PHY_CFG (PORT_BASE + 0x0)
|
|
|
|
#define HARD_PHY_LINKRATE (PORT_BASE + 0x4)
|
|
|
|
#define PHY_CFG_ENA_OFF 0
|
|
|
|
#define PHY_CFG_ENA_MSK (0x1 << PHY_CFG_ENA_OFF)
|
|
|
|
#define PHY_CFG_DC_OPT_OFF 2
|
|
|
|
#define PHY_CFG_DC_OPT_MSK (0x1 << PHY_CFG_DC_OPT_OFF)
|
|
|
|
#define PROG_PHY_LINK_RATE (PORT_BASE + 0x8)
|
|
|
|
#define PROG_PHY_LINK_RATE_MAX_OFF 0
|
|
|
|
#define PROG_PHY_LINK_RATE_MAX_MSK (0xff << PROG_PHY_LINK_RATE_MAX_OFF)
|
|
|
|
#define PHY_CTRL (PORT_BASE + 0x14)
|
|
|
|
#define PHY_CTRL_RESET_OFF 0
|
|
|
|
#define PHY_CTRL_RESET_MSK (0x1 << PHY_CTRL_RESET_OFF)
|
|
|
|
#define SAS_PHY_CTRL (PORT_BASE + 0x20)
|
|
|
|
#define SL_CFG (PORT_BASE + 0x84)
|
|
|
|
#define PHY_PCN (PORT_BASE + 0x44)
|
|
|
|
#define SL_TOUT_CFG (PORT_BASE + 0x8c)
|
|
|
|
#define SL_CONTROL (PORT_BASE + 0x94)
|
|
|
|
#define SL_CONTROL_NOTIFY_EN_OFF 0
|
|
|
|
#define SL_CONTROL_NOTIFY_EN_MSK (0x1 << SL_CONTROL_NOTIFY_EN_OFF)
|
|
|
|
#define TX_ID_DWORD0 (PORT_BASE + 0x9c)
|
|
|
|
#define TX_ID_DWORD1 (PORT_BASE + 0xa0)
|
|
|
|
#define TX_ID_DWORD2 (PORT_BASE + 0xa4)
|
|
|
|
#define TX_ID_DWORD3 (PORT_BASE + 0xa8)
|
|
|
|
#define TX_ID_DWORD4 (PORT_BASE + 0xaC)
|
|
|
|
#define TX_ID_DWORD5 (PORT_BASE + 0xb0)
|
|
|
|
#define TX_ID_DWORD6 (PORT_BASE + 0xb4)
|
|
|
|
#define RX_IDAF_DWORD0 (PORT_BASE + 0xc4)
|
|
|
|
#define RX_IDAF_DWORD1 (PORT_BASE + 0xc8)
|
|
|
|
#define RX_IDAF_DWORD2 (PORT_BASE + 0xcc)
|
|
|
|
#define RX_IDAF_DWORD3 (PORT_BASE + 0xd0)
|
|
|
|
#define RX_IDAF_DWORD4 (PORT_BASE + 0xd4)
|
|
|
|
#define RX_IDAF_DWORD5 (PORT_BASE + 0xd8)
|
|
|
|
#define RX_IDAF_DWORD6 (PORT_BASE + 0xdc)
|
|
|
|
#define RXOP_CHECK_CFG_H (PORT_BASE + 0xfc)
|
|
|
|
#define DONE_RECEIVED_TIME (PORT_BASE + 0x11c)
|
|
|
|
#define CHL_INT0 (PORT_BASE + 0x1b4)
|
|
|
|
#define CHL_INT0_HOTPLUG_TOUT_OFF 0
|
|
|
|
#define CHL_INT0_HOTPLUG_TOUT_MSK (0x1 << CHL_INT0_HOTPLUG_TOUT_OFF)
|
|
|
|
#define CHL_INT0_SL_RX_BCST_ACK_OFF 1
|
|
|
|
#define CHL_INT0_SL_RX_BCST_ACK_MSK (0x1 << CHL_INT0_SL_RX_BCST_ACK_OFF)
|
|
|
|
#define CHL_INT0_SL_PHY_ENABLE_OFF 2
|
|
|
|
#define CHL_INT0_SL_PHY_ENABLE_MSK (0x1 << CHL_INT0_SL_PHY_ENABLE_OFF)
|
|
|
|
#define CHL_INT0_NOT_RDY_OFF 4
|
|
|
|
#define CHL_INT0_NOT_RDY_MSK (0x1 << CHL_INT0_NOT_RDY_OFF)
|
|
|
|
#define CHL_INT0_PHY_RDY_OFF 5
|
|
|
|
#define CHL_INT0_PHY_RDY_MSK (0x1 << CHL_INT0_PHY_RDY_OFF)
|
|
|
|
#define CHL_INT1 (PORT_BASE + 0x1b8)
|
|
|
|
#define CHL_INT1_DMAC_TX_ECC_ERR_OFF 15
|
|
|
|
#define CHL_INT1_DMAC_TX_ECC_ERR_MSK (0x1 << CHL_INT1_DMAC_TX_ECC_ERR_OFF)
|
|
|
|
#define CHL_INT1_DMAC_RX_ECC_ERR_OFF 17
|
|
|
|
#define CHL_INT1_DMAC_RX_ECC_ERR_MSK (0x1 << CHL_INT1_DMAC_RX_ECC_ERR_OFF)
|
|
|
|
#define CHL_INT2 (PORT_BASE + 0x1bc)
|
|
|
|
#define CHL_INT0_MSK (PORT_BASE + 0x1c0)
|
|
|
|
#define CHL_INT1_MSK (PORT_BASE + 0x1c4)
|
|
|
|
#define CHL_INT2_MSK (PORT_BASE + 0x1c8)
|
|
|
|
#define CHL_INT_COAL_EN (PORT_BASE + 0x1d0)
|
|
|
|
#define PHY_CTRL_RDY_MSK (PORT_BASE + 0x2b0)
|
|
|
|
#define PHYCTRL_NOT_RDY_MSK (PORT_BASE + 0x2b4)
|
|
|
|
#define PHYCTRL_DWS_RESET_MSK (PORT_BASE + 0x2b8)
|
|
|
|
#define PHYCTRL_PHY_ENA_MSK (PORT_BASE + 0x2bc)
|
|
|
|
#define SL_RX_BCAST_CHK_MSK (PORT_BASE + 0x2c0)
|
|
|
|
#define PHYCTRL_OOB_RESTART_MSK (PORT_BASE + 0x2c4)
|
|
|
|
#define DMA_TX_STATUS (PORT_BASE + 0x2d0)
|
|
|
|
#define DMA_TX_STATUS_BUSY_OFF 0
|
|
|
|
#define DMA_TX_STATUS_BUSY_MSK (0x1 << DMA_TX_STATUS_BUSY_OFF)
|
|
|
|
#define DMA_RX_STATUS (PORT_BASE + 0x2e8)
|
|
|
|
#define DMA_RX_STATUS_BUSY_OFF 0
|
|
|
|
#define DMA_RX_STATUS_BUSY_MSK (0x1 << DMA_RX_STATUS_BUSY_OFF)
|
|
|
|
|
|
|
|
#define AXI_CFG (0x5100)
|
|
|
|
#define AM_CFG_MAX_TRANS (0x5010)
|
|
|
|
#define AM_CFG_SINGLE_PORT_MAX_TRANS (0x5014)
|
|
|
|
|
|
|
|
/* HW dma structures */
|
|
|
|
/* Delivery queue header */
|
|
|
|
/* dw0 */
|
|
|
|
#define CMD_HDR_RESP_REPORT_OFF 5
|
|
|
|
#define CMD_HDR_RESP_REPORT_MSK (0x1 << CMD_HDR_RESP_REPORT_OFF)
|
|
|
|
#define CMD_HDR_TLR_CTRL_OFF 6
|
|
|
|
#define CMD_HDR_TLR_CTRL_MSK (0x3 << CMD_HDR_TLR_CTRL_OFF)
|
|
|
|
#define CMD_HDR_PORT_OFF 18
|
|
|
|
#define CMD_HDR_PORT_MSK (0xf << CMD_HDR_PORT_OFF)
|
|
|
|
#define CMD_HDR_PRIORITY_OFF 27
|
|
|
|
#define CMD_HDR_PRIORITY_MSK (0x1 << CMD_HDR_PRIORITY_OFF)
|
|
|
|
#define CMD_HDR_CMD_OFF 29
|
|
|
|
#define CMD_HDR_CMD_MSK (0x7 << CMD_HDR_CMD_OFF)
|
|
|
|
/* dw1 */
|
|
|
|
#define CMD_HDR_DIR_OFF 5
|
|
|
|
#define CMD_HDR_DIR_MSK (0x3 << CMD_HDR_DIR_OFF)
|
|
|
|
#define CMD_HDR_RESET_OFF 7
|
|
|
|
#define CMD_HDR_RESET_MSK (0x1 << CMD_HDR_RESET_OFF)
|
|
|
|
#define CMD_HDR_VDTL_OFF 10
|
|
|
|
#define CMD_HDR_VDTL_MSK (0x1 << CMD_HDR_VDTL_OFF)
|
|
|
|
#define CMD_HDR_FRAME_TYPE_OFF 11
|
|
|
|
#define CMD_HDR_FRAME_TYPE_MSK (0x1f << CMD_HDR_FRAME_TYPE_OFF)
|
|
|
|
#define CMD_HDR_DEV_ID_OFF 16
|
|
|
|
#define CMD_HDR_DEV_ID_MSK (0xffff << CMD_HDR_DEV_ID_OFF)
|
|
|
|
/* dw2 */
|
|
|
|
#define CMD_HDR_CFL_OFF 0
|
|
|
|
#define CMD_HDR_CFL_MSK (0x1ff << CMD_HDR_CFL_OFF)
|
|
|
|
#define CMD_HDR_NCQ_TAG_OFF 10
|
|
|
|
#define CMD_HDR_NCQ_TAG_MSK (0x1f << CMD_HDR_NCQ_TAG_OFF)
|
|
|
|
#define CMD_HDR_MRFL_OFF 15
|
|
|
|
#define CMD_HDR_MRFL_MSK (0x1ff << CMD_HDR_MRFL_OFF)
|
|
|
|
#define CMD_HDR_SG_MOD_OFF 24
|
|
|
|
#define CMD_HDR_SG_MOD_MSK (0x3 << CMD_HDR_SG_MOD_OFF)
|
|
|
|
#define CMD_HDR_FIRST_BURST_OFF 26
|
|
|
|
#define CMD_HDR_FIRST_BURST_MSK (0x1 << CMD_HDR_SG_MOD_OFF)
|
|
|
|
/* dw3 */
|
|
|
|
#define CMD_HDR_IPTT_OFF 0
|
|
|
|
#define CMD_HDR_IPTT_MSK (0xffff << CMD_HDR_IPTT_OFF)
|
|
|
|
/* dw6 */
|
|
|
|
#define CMD_HDR_DIF_SGL_LEN_OFF 0
|
|
|
|
#define CMD_HDR_DIF_SGL_LEN_MSK (0xffff << CMD_HDR_DIF_SGL_LEN_OFF)
|
|
|
|
#define CMD_HDR_DATA_SGL_LEN_OFF 16
|
|
|
|
#define CMD_HDR_DATA_SGL_LEN_MSK (0xffff << CMD_HDR_DATA_SGL_LEN_OFF)
|
|
|
|
|
|
|
|
/* Completion header */
|
|
|
|
/* dw0 */
|
|
|
|
#define CMPLT_HDR_RSPNS_XFRD_OFF 10
|
|
|
|
#define CMPLT_HDR_RSPNS_XFRD_MSK (0x1 << CMPLT_HDR_RSPNS_XFRD_OFF)
|
|
|
|
#define CMPLT_HDR_ERX_OFF 12
|
|
|
|
#define CMPLT_HDR_ERX_MSK (0x1 << CMPLT_HDR_ERX_OFF)
|
|
|
|
/* dw1 */
|
|
|
|
#define CMPLT_HDR_IPTT_OFF 0
|
|
|
|
#define CMPLT_HDR_IPTT_MSK (0xffff << CMPLT_HDR_IPTT_OFF)
|
|
|
|
#define CMPLT_HDR_DEV_ID_OFF 16
|
|
|
|
#define CMPLT_HDR_DEV_ID_MSK (0xffff << CMPLT_HDR_DEV_ID_OFF)
|
|
|
|
|
|
|
|
/* ITCT header */
|
|
|
|
/* qw0 */
|
|
|
|
#define ITCT_HDR_DEV_TYPE_OFF 0
|
|
|
|
#define ITCT_HDR_DEV_TYPE_MSK (0x3 << ITCT_HDR_DEV_TYPE_OFF)
|
|
|
|
#define ITCT_HDR_VALID_OFF 2
|
|
|
|
#define ITCT_HDR_VALID_MSK (0x1 << ITCT_HDR_VALID_OFF)
|
|
|
|
#define ITCT_HDR_MCR_OFF 5
|
|
|
|
#define ITCT_HDR_MCR_MSK (0xf << ITCT_HDR_MCR_OFF)
|
|
|
|
#define ITCT_HDR_VLN_OFF 9
|
|
|
|
#define ITCT_HDR_VLN_MSK (0xf << ITCT_HDR_VLN_OFF)
|
|
|
|
#define ITCT_HDR_PORT_ID_OFF 28
|
|
|
|
#define ITCT_HDR_PORT_ID_MSK (0xf << ITCT_HDR_PORT_ID_OFF)
|
|
|
|
/* qw2 */
|
|
|
|
#define ITCT_HDR_INLT_OFF 0
|
|
|
|
#define ITCT_HDR_INLT_MSK (0xffffULL << ITCT_HDR_INLT_OFF)
|
|
|
|
#define ITCT_HDR_BITLT_OFF 16
|
|
|
|
#define ITCT_HDR_BITLT_MSK (0xffffULL << ITCT_HDR_BITLT_OFF)
|
|
|
|
#define ITCT_HDR_MCTLT_OFF 32
|
|
|
|
#define ITCT_HDR_MCTLT_MSK (0xffffULL << ITCT_HDR_MCTLT_OFF)
|
|
|
|
#define ITCT_HDR_RTOLT_OFF 48
|
|
|
|
#define ITCT_HDR_RTOLT_MSK (0xffffULL << ITCT_HDR_RTOLT_OFF)
|
|
|
|
|
2016-01-25 18:47:09 +00:00
|
|
|
struct hisi_sas_complete_v2_hdr {
|
|
|
|
__le32 dw0;
|
|
|
|
__le32 dw1;
|
|
|
|
__le32 act;
|
|
|
|
__le32 dw3;
|
|
|
|
};
|
|
|
|
|
|
|
|
#define HISI_SAS_COMMAND_ENTRIES_V2_HW 4096
|
|
|
|
|
|
|
|
static u32 hisi_sas_read32(struct hisi_hba *hisi_hba, u32 off)
|
|
|
|
{
|
|
|
|
void __iomem *regs = hisi_hba->regs + off;
|
|
|
|
|
|
|
|
return readl(regs);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void hisi_sas_write32(struct hisi_hba *hisi_hba, u32 off, u32 val)
|
|
|
|
{
|
|
|
|
void __iomem *regs = hisi_hba->regs + off;
|
|
|
|
|
|
|
|
writel(val, regs);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void hisi_sas_phy_write32(struct hisi_hba *hisi_hba, int phy_no,
|
|
|
|
u32 off, u32 val)
|
|
|
|
{
|
|
|
|
void __iomem *regs = hisi_hba->regs + (0x400 * phy_no) + off;
|
|
|
|
|
|
|
|
writel(val, regs);
|
|
|
|
}
|
|
|
|
|
|
|
|
static u32 hisi_sas_phy_read32(struct hisi_hba *hisi_hba,
|
|
|
|
int phy_no, u32 off)
|
|
|
|
{
|
|
|
|
void __iomem *regs = hisi_hba->regs + (0x400 * phy_no) + off;
|
|
|
|
|
|
|
|
return readl(regs);
|
|
|
|
}
|
|
|
|
|
2016-01-25 18:47:10 +00:00
|
|
|
static void config_id_frame_v2_hw(struct hisi_hba *hisi_hba, int phy_no)
|
|
|
|
{
|
|
|
|
struct sas_identify_frame identify_frame;
|
|
|
|
u32 *identify_buffer;
|
|
|
|
|
|
|
|
memset(&identify_frame, 0, sizeof(identify_frame));
|
|
|
|
identify_frame.dev_type = SAS_END_DEVICE;
|
|
|
|
identify_frame.frame_type = 0;
|
|
|
|
identify_frame._un1 = 1;
|
|
|
|
identify_frame.initiator_bits = SAS_PROTOCOL_ALL;
|
|
|
|
identify_frame.target_bits = SAS_PROTOCOL_NONE;
|
|
|
|
memcpy(&identify_frame._un4_11[0], hisi_hba->sas_addr, SAS_ADDR_SIZE);
|
|
|
|
memcpy(&identify_frame.sas_addr[0], hisi_hba->sas_addr, SAS_ADDR_SIZE);
|
|
|
|
identify_frame.phy_id = phy_no;
|
|
|
|
identify_buffer = (u32 *)(&identify_frame);
|
|
|
|
|
|
|
|
hisi_sas_phy_write32(hisi_hba, phy_no, TX_ID_DWORD0,
|
|
|
|
__swab32(identify_buffer[0]));
|
|
|
|
hisi_sas_phy_write32(hisi_hba, phy_no, TX_ID_DWORD1,
|
|
|
|
identify_buffer[2]);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, phy_no, TX_ID_DWORD2,
|
|
|
|
identify_buffer[1]);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, phy_no, TX_ID_DWORD3,
|
|
|
|
identify_buffer[4]);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, phy_no, TX_ID_DWORD4,
|
|
|
|
identify_buffer[3]);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, phy_no, TX_ID_DWORD5,
|
|
|
|
__swab32(identify_buffer[5]));
|
|
|
|
}
|
|
|
|
|
|
|
|
static void init_id_frame_v2_hw(struct hisi_hba *hisi_hba)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < hisi_hba->n_phy; i++)
|
|
|
|
config_id_frame_v2_hw(hisi_hba, i);
|
|
|
|
}
|
|
|
|
|
2016-01-25 18:47:09 +00:00
|
|
|
static int reset_hw_v2_hw(struct hisi_hba *hisi_hba)
|
|
|
|
{
|
|
|
|
int i, reset_val;
|
|
|
|
u32 val;
|
|
|
|
unsigned long end_time;
|
|
|
|
struct device *dev = &hisi_hba->pdev->dev;
|
|
|
|
|
|
|
|
/* The mask needs to be set depending on the number of phys */
|
|
|
|
if (hisi_hba->n_phy == 9)
|
|
|
|
reset_val = 0x1fffff;
|
|
|
|
else
|
|
|
|
reset_val = 0x7ffff;
|
|
|
|
|
|
|
|
/* Disable all of the DQ */
|
|
|
|
for (i = 0; i < HISI_SAS_MAX_QUEUES; i++)
|
|
|
|
hisi_sas_write32(hisi_hba, DLVRY_QUEUE_ENABLE, 0);
|
|
|
|
|
|
|
|
/* Disable all of the PHYs */
|
|
|
|
for (i = 0; i < hisi_hba->n_phy; i++) {
|
|
|
|
u32 phy_cfg = hisi_sas_phy_read32(hisi_hba, i, PHY_CFG);
|
|
|
|
|
|
|
|
phy_cfg &= ~PHY_CTRL_RESET_MSK;
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, PHY_CFG, phy_cfg);
|
|
|
|
}
|
|
|
|
udelay(50);
|
|
|
|
|
|
|
|
/* Ensure DMA tx & rx idle */
|
|
|
|
for (i = 0; i < hisi_hba->n_phy; i++) {
|
|
|
|
u32 dma_tx_status, dma_rx_status;
|
|
|
|
|
|
|
|
end_time = jiffies + msecs_to_jiffies(1000);
|
|
|
|
|
|
|
|
while (1) {
|
|
|
|
dma_tx_status = hisi_sas_phy_read32(hisi_hba, i,
|
|
|
|
DMA_TX_STATUS);
|
|
|
|
dma_rx_status = hisi_sas_phy_read32(hisi_hba, i,
|
|
|
|
DMA_RX_STATUS);
|
|
|
|
|
|
|
|
if (!(dma_tx_status & DMA_TX_STATUS_BUSY_MSK) &&
|
|
|
|
!(dma_rx_status & DMA_RX_STATUS_BUSY_MSK))
|
|
|
|
break;
|
|
|
|
|
|
|
|
msleep(20);
|
|
|
|
if (time_after(jiffies, end_time))
|
|
|
|
return -EIO;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Ensure axi bus idle */
|
|
|
|
end_time = jiffies + msecs_to_jiffies(1000);
|
|
|
|
while (1) {
|
|
|
|
u32 axi_status =
|
|
|
|
hisi_sas_read32(hisi_hba, AXI_CFG);
|
|
|
|
|
|
|
|
if (axi_status == 0)
|
|
|
|
break;
|
|
|
|
|
|
|
|
msleep(20);
|
|
|
|
if (time_after(jiffies, end_time))
|
|
|
|
return -EIO;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* reset and disable clock*/
|
|
|
|
regmap_write(hisi_hba->ctrl, hisi_hba->ctrl_reset_reg,
|
|
|
|
reset_val);
|
|
|
|
regmap_write(hisi_hba->ctrl, hisi_hba->ctrl_clock_ena_reg + 4,
|
|
|
|
reset_val);
|
|
|
|
msleep(1);
|
|
|
|
regmap_read(hisi_hba->ctrl, hisi_hba->ctrl_reset_sts_reg, &val);
|
|
|
|
if (reset_val != (val & reset_val)) {
|
|
|
|
dev_err(dev, "SAS reset fail.\n");
|
|
|
|
return -EIO;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* De-reset and enable clock*/
|
|
|
|
regmap_write(hisi_hba->ctrl, hisi_hba->ctrl_reset_reg + 4,
|
|
|
|
reset_val);
|
|
|
|
regmap_write(hisi_hba->ctrl, hisi_hba->ctrl_clock_ena_reg,
|
|
|
|
reset_val);
|
|
|
|
msleep(1);
|
|
|
|
regmap_read(hisi_hba->ctrl, hisi_hba->ctrl_reset_sts_reg,
|
|
|
|
&val);
|
|
|
|
if (val & reset_val) {
|
|
|
|
dev_err(dev, "SAS de-reset fail.\n");
|
|
|
|
return -EIO;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void init_reg_v2_hw(struct hisi_hba *hisi_hba)
|
|
|
|
{
|
|
|
|
struct device *dev = &hisi_hba->pdev->dev;
|
|
|
|
struct device_node *np = dev->of_node;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
/* Global registers init */
|
|
|
|
|
|
|
|
/* Deal with am-max-transmissions quirk */
|
|
|
|
if (of_get_property(np, "hip06-sas-v2-quirk-amt", NULL)) {
|
|
|
|
hisi_sas_write32(hisi_hba, AM_CFG_MAX_TRANS, 0x2020);
|
|
|
|
hisi_sas_write32(hisi_hba, AM_CFG_SINGLE_PORT_MAX_TRANS,
|
|
|
|
0x2020);
|
|
|
|
} /* Else, use defaults -> do nothing */
|
|
|
|
|
|
|
|
hisi_sas_write32(hisi_hba, DLVRY_QUEUE_ENABLE,
|
|
|
|
(u32)((1ULL << hisi_hba->queue_count) - 1));
|
|
|
|
hisi_sas_write32(hisi_hba, AXI_USER1, 0xc0000000);
|
|
|
|
hisi_sas_write32(hisi_hba, AXI_USER2, 0x10000);
|
|
|
|
hisi_sas_write32(hisi_hba, HGC_SAS_TXFAIL_RETRY_CTRL, 0x108);
|
|
|
|
hisi_sas_write32(hisi_hba, HGC_SAS_TX_OPEN_FAIL_RETRY_CTRL, 0x7FF);
|
|
|
|
hisi_sas_write32(hisi_hba, OPENA_WT_CONTI_TIME, 0x1);
|
|
|
|
hisi_sas_write32(hisi_hba, I_T_NEXUS_LOSS_TIME, 0x1F4);
|
|
|
|
hisi_sas_write32(hisi_hba, MAX_CON_TIME_LIMIT_TIME, 0x4E20);
|
|
|
|
hisi_sas_write32(hisi_hba, BUS_INACTIVE_LIMIT_TIME, 0x1);
|
|
|
|
hisi_sas_write32(hisi_hba, CFG_AGING_TIME, 0x1);
|
|
|
|
hisi_sas_write32(hisi_hba, HGC_ERR_STAT_EN, 0x1);
|
|
|
|
hisi_sas_write32(hisi_hba, HGC_GET_ITV_TIME, 0x1);
|
|
|
|
hisi_sas_write32(hisi_hba, INT_COAL_EN, 0x1);
|
|
|
|
hisi_sas_write32(hisi_hba, OQ_INT_COAL_TIME, 0x1);
|
|
|
|
hisi_sas_write32(hisi_hba, OQ_INT_COAL_CNT, 0x1);
|
|
|
|
hisi_sas_write32(hisi_hba, ENT_INT_COAL_TIME, 0x1);
|
|
|
|
hisi_sas_write32(hisi_hba, ENT_INT_COAL_CNT, 0x1);
|
|
|
|
hisi_sas_write32(hisi_hba, OQ_INT_SRC, 0x0);
|
|
|
|
hisi_sas_write32(hisi_hba, ENT_INT_SRC1, 0xffffffff);
|
|
|
|
hisi_sas_write32(hisi_hba, ENT_INT_SRC2, 0xffffffff);
|
|
|
|
hisi_sas_write32(hisi_hba, ENT_INT_SRC3, 0xffffffff);
|
|
|
|
hisi_sas_write32(hisi_hba, ENT_INT_SRC_MSK1, 0x7efefefe);
|
|
|
|
hisi_sas_write32(hisi_hba, ENT_INT_SRC_MSK2, 0x7efefefe);
|
|
|
|
hisi_sas_write32(hisi_hba, ENT_INT_SRC_MSK3, 0x7ffffffe);
|
|
|
|
hisi_sas_write32(hisi_hba, SAS_ECC_INTR_MSK, 0xfffff3c0);
|
|
|
|
for (i = 0; i < hisi_hba->queue_count; i++)
|
|
|
|
hisi_sas_write32(hisi_hba, OQ0_INT_SRC_MSK+0x4*i, 0);
|
|
|
|
|
|
|
|
hisi_sas_write32(hisi_hba, AXI_AHB_CLK_CFG, 1);
|
|
|
|
hisi_sas_write32(hisi_hba, HYPER_STREAM_ID_EN_CFG, 1);
|
|
|
|
|
|
|
|
for (i = 0; i < hisi_hba->n_phy; i++) {
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, PROG_PHY_LINK_RATE, 0x855);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, SAS_PHY_CTRL, 0x30b9908);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, SL_TOUT_CFG, 0x7d7d7d7d);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, DONE_RECEIVED_TIME, 0x10);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, CHL_INT0, 0xffffffff);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, CHL_INT1, 0xffffffff);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, CHL_INT2, 0xffffffff);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, RXOP_CHECK_CFG_H, 0x1000);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, CHL_INT1_MSK, 0xffffffff);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, CHL_INT2_MSK, 0x8ffffbff);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, SL_CFG, 0x23f801fc);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, PHY_CTRL_RDY_MSK, 0x0);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, PHYCTRL_NOT_RDY_MSK, 0x0);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, PHYCTRL_DWS_RESET_MSK, 0x0);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, PHYCTRL_PHY_ENA_MSK, 0x0);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, SL_RX_BCAST_CHK_MSK, 0x0);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, CHL_INT_COAL_EN, 0x0);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, PHYCTRL_OOB_RESTART_MSK, 0x0);
|
|
|
|
hisi_sas_phy_write32(hisi_hba, i, PHY_CTRL, 0x199B694);
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < hisi_hba->queue_count; i++) {
|
|
|
|
/* Delivery queue */
|
|
|
|
hisi_sas_write32(hisi_hba,
|
|
|
|
DLVRY_Q_0_BASE_ADDR_HI + (i * 0x14),
|
|
|
|
upper_32_bits(hisi_hba->cmd_hdr_dma[i]));
|
|
|
|
|
|
|
|
hisi_sas_write32(hisi_hba, DLVRY_Q_0_BASE_ADDR_LO + (i * 0x14),
|
|
|
|
lower_32_bits(hisi_hba->cmd_hdr_dma[i]));
|
|
|
|
|
|
|
|
hisi_sas_write32(hisi_hba, DLVRY_Q_0_DEPTH + (i * 0x14),
|
|
|
|
HISI_SAS_QUEUE_SLOTS);
|
|
|
|
|
|
|
|
/* Completion queue */
|
|
|
|
hisi_sas_write32(hisi_hba, COMPL_Q_0_BASE_ADDR_HI + (i * 0x14),
|
|
|
|
upper_32_bits(hisi_hba->complete_hdr_dma[i]));
|
|
|
|
|
|
|
|
hisi_sas_write32(hisi_hba, COMPL_Q_0_BASE_ADDR_LO + (i * 0x14),
|
|
|
|
lower_32_bits(hisi_hba->complete_hdr_dma[i]));
|
|
|
|
|
|
|
|
hisi_sas_write32(hisi_hba, COMPL_Q_0_DEPTH + (i * 0x14),
|
|
|
|
HISI_SAS_QUEUE_SLOTS);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* itct */
|
|
|
|
hisi_sas_write32(hisi_hba, ITCT_BASE_ADDR_LO,
|
|
|
|
lower_32_bits(hisi_hba->itct_dma));
|
|
|
|
|
|
|
|
hisi_sas_write32(hisi_hba, ITCT_BASE_ADDR_HI,
|
|
|
|
upper_32_bits(hisi_hba->itct_dma));
|
|
|
|
|
|
|
|
/* iost */
|
|
|
|
hisi_sas_write32(hisi_hba, IOST_BASE_ADDR_LO,
|
|
|
|
lower_32_bits(hisi_hba->iost_dma));
|
|
|
|
|
|
|
|
hisi_sas_write32(hisi_hba, IOST_BASE_ADDR_HI,
|
|
|
|
upper_32_bits(hisi_hba->iost_dma));
|
|
|
|
|
|
|
|
/* breakpoint */
|
|
|
|
hisi_sas_write32(hisi_hba, IO_BROKEN_MSG_ADDR_LO,
|
|
|
|
lower_32_bits(hisi_hba->breakpoint_dma));
|
|
|
|
|
|
|
|
hisi_sas_write32(hisi_hba, IO_BROKEN_MSG_ADDR_HI,
|
|
|
|
upper_32_bits(hisi_hba->breakpoint_dma));
|
|
|
|
|
|
|
|
/* SATA broken msg */
|
|
|
|
hisi_sas_write32(hisi_hba, IO_SATA_BROKEN_MSG_ADDR_LO,
|
|
|
|
lower_32_bits(hisi_hba->sata_breakpoint_dma));
|
|
|
|
|
|
|
|
hisi_sas_write32(hisi_hba, IO_SATA_BROKEN_MSG_ADDR_HI,
|
|
|
|
upper_32_bits(hisi_hba->sata_breakpoint_dma));
|
|
|
|
|
|
|
|
/* SATA initial fis */
|
|
|
|
hisi_sas_write32(hisi_hba, SATA_INITI_D2H_STORE_ADDR_LO,
|
|
|
|
lower_32_bits(hisi_hba->initial_fis_dma));
|
|
|
|
|
|
|
|
hisi_sas_write32(hisi_hba, SATA_INITI_D2H_STORE_ADDR_HI,
|
|
|
|
upper_32_bits(hisi_hba->initial_fis_dma));
|
|
|
|
}
|
|
|
|
|
|
|
|
static int hw_init_v2_hw(struct hisi_hba *hisi_hba)
|
|
|
|
{
|
|
|
|
struct device *dev = &hisi_hba->pdev->dev;
|
|
|
|
int rc;
|
|
|
|
|
|
|
|
rc = reset_hw_v2_hw(hisi_hba);
|
|
|
|
if (rc) {
|
|
|
|
dev_err(dev, "hisi_sas_reset_hw failed, rc=%d", rc);
|
|
|
|
return rc;
|
|
|
|
}
|
|
|
|
|
|
|
|
msleep(100);
|
|
|
|
init_reg_v2_hw(hisi_hba);
|
|
|
|
|
2016-01-25 18:47:10 +00:00
|
|
|
init_id_frame_v2_hw(hisi_hba);
|
|
|
|
|
2016-01-25 18:47:09 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int hisi_sas_v2_init(struct hisi_hba *hisi_hba)
|
|
|
|
{
|
|
|
|
int rc;
|
|
|
|
|
|
|
|
rc = hw_init_v2_hw(hisi_hba);
|
|
|
|
if (rc)
|
|
|
|
return rc;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-01-25 18:47:07 +00:00
|
|
|
static const struct hisi_sas_hw hisi_sas_v2_hw = {
|
2016-01-25 18:47:09 +00:00
|
|
|
.hw_init = hisi_sas_v2_init,
|
|
|
|
.max_command_entries = HISI_SAS_COMMAND_ENTRIES_V2_HW,
|
|
|
|
.complete_hdr_size = sizeof(struct hisi_sas_complete_v2_hdr),
|
2016-01-25 18:47:07 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static int hisi_sas_v2_probe(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
return hisi_sas_probe(pdev, &hisi_sas_v2_hw);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int hisi_sas_v2_remove(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
return hisi_sas_remove(pdev);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct of_device_id sas_v2_of_match[] = {
|
|
|
|
{ .compatible = "hisilicon,hip06-sas-v2",},
|
|
|
|
{},
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(of, sas_v2_of_match);
|
|
|
|
|
|
|
|
static struct platform_driver hisi_sas_v2_driver = {
|
|
|
|
.probe = hisi_sas_v2_probe,
|
|
|
|
.remove = hisi_sas_v2_remove,
|
|
|
|
.driver = {
|
|
|
|
.name = DRV_NAME,
|
|
|
|
.of_match_table = sas_v2_of_match,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
module_platform_driver(hisi_sas_v2_driver);
|
|
|
|
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
MODULE_AUTHOR("John Garry <john.garry@huawei.com>");
|
|
|
|
MODULE_DESCRIPTION("HISILICON SAS controller v2 hw driver");
|
|
|
|
MODULE_ALIAS("platform:" DRV_NAME);
|