422cb08acb
The Debug Server driver is responsible for loading the Debug server FW on the Service Processor (Cortex-A5 core) on LS2085A like SoCs and then polling for the successful initialization of the same. TOP MEM HIDE is adjusted to ensure the space required by Debug Server FW is accounted for. MC uses the DDR area which is calculated as: MC DDR region start = Top of DDR - area reserved by Debug Server FW Signed-off-by: Bhupesh Sharma <bhupesh.sharma@freescale.com> Reviewed-by: York Sun <yorksun@freescale.com>
33 lines
729 B
C
33 lines
729 B
C
/*
|
|
* Copyright (C) 2014 Freescale Semiconductor
|
|
*
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
*/
|
|
|
|
#ifndef __FSL_DBG_SERVER_H__
|
|
#define __FSL_DBG_SERVER_H__
|
|
|
|
#include <asm/io.h>
|
|
#include <common.h>
|
|
|
|
/*
|
|
* Define Debug Server firmware version information
|
|
*/
|
|
|
|
/* Major version number: incremented on API compatibility changes */
|
|
#define DEBUG_SERVER_VER_MAJOR 0
|
|
|
|
/* Minor version number: incremented on API additions (backward
|
|
* compatible); reset when major version is incremented.
|
|
*/
|
|
#define DEBUG_SERVER_VER_MINOR 1
|
|
|
|
#define DEBUG_SERVER_INIT_STATUS (1 << 0)
|
|
#define DEBUG_SERVER_INIT_STATUS_MASK (0x00000001)
|
|
|
|
int debug_server_init(void);
|
|
unsigned long debug_server_get_dram_block_size(void);
|
|
|
|
#endif /* __FSL_DBG_SERVER_H__ */
|
|
|