c133c1fb0b
Renesas Solutions R7780MP is a reference board on SH7780. This board has serial, 10/100 base Ethernet deivice, CF slot and VGA devices. This board can set extension board. Extension board has 10/100/1000 base Ethernet device, PCI slot, S-ATA, iDVR slot. Signed-off-by: Yusuke Goda <goda.yusuke@renesas.com> Signed-off-by: Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
55 lines
2.2 KiB
C
55 lines
2.2 KiB
C
/*
|
|
* Copyright (C) 2007 Nobuhiro Iwamatsu
|
|
* Copyright (C) 2008 Yusuke Goda <goda.yusuke@renesas.com>
|
|
*
|
|
* u-boot/board/r7780mp/r7780mp.h
|
|
*
|
|
* This program is free software; you can redistribute it and/or
|
|
* modify it under the terms of the GNU General Public License as
|
|
* published by the Free Software Foundation; either version 2 of
|
|
* the License, or (at your option) any later version.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program; if not, write to the Free Software
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
* MA 02111-1307 USA
|
|
*/
|
|
|
|
#ifndef _BOARD_R7780MP_R7780MP_H_
|
|
#define _BOARD_R7780MP_R7780MP_H_
|
|
|
|
/* R7780MP's FPGA register map */
|
|
#define FPGA_BASE 0xa4000000
|
|
#define FPGA_IRLMSK (FPGA_BASE + 0x00)
|
|
#define FPGA_IRLMON (FPGA_BASE + 0x02)
|
|
#define FPGA_IRLPRI1 (FPGA_BASE + 0x04)
|
|
#define FPGA_IRLPRI2 (FPGA_BASE + 0x06)
|
|
#define FPGA_IRLPRI3 (FPGA_BASE + 0x08)
|
|
#define FPGA_IRLPRI4 (FPGA_BASE + 0x0A)
|
|
#define FPGA_RSTCTL (FPGA_BASE + 0x0C)
|
|
#define FPGA_PCIBD (FPGA_BASE + 0x0E)
|
|
#define FPGA_PCICD (FPGA_BASE + 0x10)
|
|
#define FPGA_EXTGIO (FPGA_BASE + 0x16)
|
|
#define FPGA_IVDRMON (FPGA_BASE + 0x18)
|
|
#define FPGA_IVDRCR (FPGA_BASE + 0x1A)
|
|
#define FPGA_OBLED (FPGA_BASE + 0x1C)
|
|
#define FPGA_OBSW (FPGA_BASE + 0x1E)
|
|
#define FPGA_TPCTL (FPGA_BASE + 0x100)
|
|
#define FPGA_TPDCKCTL (FPGA_BASE + 0x102)
|
|
#define FPGA_TPCLR (FPGA_BASE + 0x104)
|
|
#define FPGA_TPXPOS (FPGA_BASE + 0x106)
|
|
#define FPGA_TPYPOS (FPGA_BASE + 0x108)
|
|
#define FPGA_DBSW (FPGA_BASE + 0x200)
|
|
#define FPGA_VERSION (FPGA_BASE + 0x700)
|
|
#define FPGA_CFCTL (FPGA_BASE + 0x300)
|
|
#define FPGA_CFPOW (FPGA_BASE + 0x302)
|
|
#define FPGA_CFCDINTCLR (FPGA_BASE + 0x304)
|
|
#define FPGA_PMR (FPGA_BASE + 0x900)
|
|
|
|
#endif /* _BOARD_R7780RP_R7780RP_H_ */
|