Xilinx changes for v2021.10-rc4
doc: - Fix uefi documentation spi: - Fix gqspi driver for single configuration -----BEGIN PGP SIGNATURE----- iF0EABECAB0WIQQbPNTMvXmYlBPRwx7KSWXLKUoMIQUCYTHL0wAKCRDKSWXLKUoM IRqpAJ4pl7WDvUNQtD9aPXmoX/VdjejErACdGmLVk3NJSScpPulHsVQ2n2AVO7I= =7GFL -----END PGP SIGNATURE----- Merge tag 'xilinx-for-v2021.10-rc4' of https://gitlab.denx.de/u-boot/custodians/u-boot-microblaze Xilinx changes for v2021.10-rc4 doc: - Fix uefi documentation spi: - Fix gqspi driver for single configuration
This commit is contained in:
commit
ecd6e0ce5a
@ -392,7 +392,6 @@ settings::
|
||||
CONFIG_EFI_CAPSULE_FIRMWARE_MANAGEMENT=y
|
||||
CONFIG_EFI_CAPSULE_FIRMWARE=y
|
||||
CONFIG_EFI_CAPSULE_FIRMWARE_RAW=y
|
||||
CONFIG_EFI_CAPSULE_FMP_HEADER=y
|
||||
|
||||
In addition, the following config needs to be disabled(QEMU ARM specific)::
|
||||
|
||||
|
@ -77,6 +77,7 @@
|
||||
|
||||
#define GQSPI_GFIFO_SELECT BIT(0)
|
||||
#define GQSPI_FIFO_THRESHOLD 1
|
||||
#define GQSPI_GENFIFO_THRESHOLD 31
|
||||
|
||||
#define SPI_XFER_ON_BOTH 0
|
||||
#define SPI_XFER_ON_LOWER 1
|
||||
@ -197,14 +198,15 @@ static void zynqmp_qspi_init_hw(struct zynqmp_qspi_priv *priv)
|
||||
writel(GQSPI_GFIFO_ALL_INT_MASK, ®s->idisr);
|
||||
writel(GQSPI_FIFO_THRESHOLD, ®s->txftr);
|
||||
writel(GQSPI_FIFO_THRESHOLD, ®s->rxftr);
|
||||
writel(GQSPI_GENFIFO_THRESHOLD, ®s->gqfthr);
|
||||
writel(GQSPI_GFIFO_ALL_INT_MASK, ®s->isr);
|
||||
writel(~GQSPI_ENABLE_ENABLE_MASK, ®s->enbr);
|
||||
|
||||
config_reg = readl(®s->confr);
|
||||
config_reg &= ~(GQSPI_GFIFO_STRT_MODE_MASK |
|
||||
GQSPI_CONFIG_MODE_EN_MASK);
|
||||
config_reg |= GQSPI_CONFIG_DMA_MODE |
|
||||
GQSPI_GFIFO_WP_HOLD |
|
||||
GQSPI_DFLT_BAUD_RATE_DIV;
|
||||
config_reg |= GQSPI_CONFIG_DMA_MODE | GQSPI_GFIFO_WP_HOLD |
|
||||
GQSPI_DFLT_BAUD_RATE_DIV | GQSPI_GFIFO_STRT_MODE_MASK;
|
||||
writel(config_reg, ®s->confr);
|
||||
|
||||
writel(GQSPI_ENABLE_ENABLE_MASK, ®s->enbr);
|
||||
@ -242,6 +244,8 @@ static void zynqmp_qspi_fill_gen_fifo(struct zynqmp_qspi_priv *priv,
|
||||
u32 config_reg, ier;
|
||||
int ret = 0;
|
||||
|
||||
writel(gqspi_fifo_reg, ®s->genfifo);
|
||||
|
||||
config_reg = readl(®s->confr);
|
||||
/* Manual start if needed */
|
||||
config_reg |= GQSPI_STRT_GEN_FIFO;
|
||||
@ -249,16 +253,15 @@ static void zynqmp_qspi_fill_gen_fifo(struct zynqmp_qspi_priv *priv,
|
||||
|
||||
/* Enable interrupts */
|
||||
ier = readl(®s->ier);
|
||||
ier |= GQSPI_IXR_GFNFULL_MASK;
|
||||
ier |= GQSPI_IXR_GFEMTY_MASK;
|
||||
writel(ier, ®s->ier);
|
||||
|
||||
/* Wait until the fifo is not full to write the new command */
|
||||
ret = wait_for_bit_le32(®s->isr, GQSPI_IXR_GFNFULL_MASK, 1,
|
||||
/* Wait until the gen fifo is empty to write the new command */
|
||||
ret = wait_for_bit_le32(®s->isr, GQSPI_IXR_GFEMTY_MASK, 1,
|
||||
GQSPI_TIMEOUT, 1);
|
||||
if (ret)
|
||||
printf("%s Timeout\n", __func__);
|
||||
|
||||
writel(gqspi_fifo_reg, ®s->genfifo);
|
||||
}
|
||||
|
||||
static void zynqmp_qspi_chipselect(struct zynqmp_qspi_priv *priv, int is_on)
|
||||
@ -572,25 +575,20 @@ static int zynqmp_qspi_start_dma(struct zynqmp_qspi_priv *priv,
|
||||
u32 gen_fifo_cmd, u32 *buf)
|
||||
{
|
||||
u32 addr;
|
||||
u32 size, len;
|
||||
u32 size;
|
||||
u32 actuallen = priv->len;
|
||||
int ret = 0;
|
||||
struct zynqmp_qspi_dma_regs *dma_regs = priv->dma_regs;
|
||||
|
||||
writel((unsigned long)buf, &dma_regs->dmadst);
|
||||
writel(roundup(priv->len, ARCH_DMA_MINALIGN), &dma_regs->dmasize);
|
||||
writel(roundup(priv->len, GQSPI_DMA_ALIGN), &dma_regs->dmasize);
|
||||
writel(GQSPI_DMA_DST_I_STS_MASK, &dma_regs->dmaier);
|
||||
addr = (unsigned long)buf;
|
||||
size = roundup(priv->len, ARCH_DMA_MINALIGN);
|
||||
size = roundup(priv->len, GQSPI_DMA_ALIGN);
|
||||
flush_dcache_range(addr, addr + size);
|
||||
|
||||
while (priv->len) {
|
||||
len = zynqmp_qspi_calc_exp(priv, &gen_fifo_cmd);
|
||||
if (!(gen_fifo_cmd & GQSPI_GFIFO_EXP_MASK) &&
|
||||
(len % ARCH_DMA_MINALIGN)) {
|
||||
gen_fifo_cmd &= ~GENMASK(7, 0);
|
||||
gen_fifo_cmd |= roundup(len, ARCH_DMA_MINALIGN);
|
||||
}
|
||||
zynqmp_qspi_calc_exp(priv, &gen_fifo_cmd);
|
||||
zynqmp_qspi_fill_gen_fifo(priv, gen_fifo_cmd);
|
||||
|
||||
debug("GFIFO_CMD_RX:0x%x\n", gen_fifo_cmd);
|
||||
|
Loading…
Reference in New Issue
Block a user