clk: at91: sama7g5: add 5th divisor for mck0 layout and characteristics

This SoC has the 5th divisor for the mck0 master clock.
Adapt the characteristics accordingly.

Reported-by: Mihai Sain <mihai.sain@microchip.com>
Signed-off-by: Eugen Hristev <eugen.hristev@microchip.com>
Reviewed-by: Claudiu Beznea <claudiu.beznea@microchip.com>
This commit is contained in:
Eugen Hristev 2020-07-01 10:44:21 +03:00
parent dff3904254
commit dc470834a1

View File

@ -189,13 +189,13 @@ static const struct clk_pll_layout pll_layout_divio = {
/* MCK0 characteristics. */ /* MCK0 characteristics. */
static const struct clk_master_characteristics mck0_characteristics = { static const struct clk_master_characteristics mck0_characteristics = {
.output = { .min = 140000000, .max = 200000000 }, .output = { .min = 140000000, .max = 200000000 },
.divisors = { 1, 2, 4, 3 }, .divisors = { 1, 2, 4, 3, 5 },
.have_div3_pres = 1, .have_div3_pres = 1,
}; };
/* MCK0 layout. */ /* MCK0 layout. */
static const struct clk_master_layout mck0_layout = { static const struct clk_master_layout mck0_layout = {
.mask = 0x373, .mask = 0x773,
.pres_shift = 4, .pres_shift = 4,
.offset = 0x28, .offset = 0x28,
}; };