Convert CONFIG_L2_CACHE to Kconfig
This converts the following to Kconfig: CONFIG_L2_CACHE Signed-off-by: Tom Rini <trini@konsulko.com>
This commit is contained in:
parent
acdf89ec06
commit
960379d450
@ -1297,6 +1297,9 @@ config SYS_NUM_TLBCAMS
|
|||||||
Number of TLB CAM entries for Book-E chips. 64 for E500MC,
|
Number of TLB CAM entries for Book-E chips. 64 for E500MC,
|
||||||
16 for other E500 SoCs.
|
16 for other E500 SoCs.
|
||||||
|
|
||||||
|
config L2_CACHE
|
||||||
|
bool "Enable L2 cache support"
|
||||||
|
|
||||||
if HETROGENOUS_CLUSTERS
|
if HETROGENOUS_CLUSTERS
|
||||||
|
|
||||||
config SYS_MAPLE
|
config SYS_MAPLE
|
||||||
|
@ -13,6 +13,7 @@ CONFIG_SRIO1=y
|
|||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_MPC8548CDS=y
|
CONFIG_TARGET_MPC8548CDS=y
|
||||||
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_USE_UBOOTPATH=y
|
CONFIG_USE_UBOOTPATH=y
|
||||||
CONFIG_UBOOTPATH="8548cds/u-boot.bin"
|
CONFIG_UBOOTPATH="8548cds/u-boot.bin"
|
||||||
|
@ -13,6 +13,7 @@ CONFIG_SRIO1=y
|
|||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_MPC8548CDS=y
|
CONFIG_TARGET_MPC8548CDS=y
|
||||||
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_USE_UBOOTPATH=y
|
CONFIG_USE_UBOOTPATH=y
|
||||||
CONFIG_UBOOTPATH="8548cds/u-boot.bin"
|
CONFIG_UBOOTPATH="8548cds/u-boot.bin"
|
||||||
|
@ -13,6 +13,7 @@ CONFIG_SRIO1=y
|
|||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_MPC8548CDS=y
|
CONFIG_TARGET_MPC8548CDS=y
|
||||||
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_TARGET_MPC8548CDS_LEGACY=y
|
CONFIG_TARGET_MPC8548CDS_LEGACY=y
|
||||||
CONFIG_USE_UBOOTPATH=y
|
CONFIG_USE_UBOOTPATH=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_TPL_MAX_SIZE=0x20000
|
|||||||
CONFIG_MPC85xx=y
|
CONFIG_MPC85xx=y
|
||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
CONFIG_TARGET_P1010RDB_PA=y
|
CONFIG_TARGET_P1010RDB_PA=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -9,6 +9,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
CONFIG_TARGET_P1010RDB_PA=y
|
CONFIG_TARGET_P1010RDB_PA=y
|
||||||
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_USE_UBOOTPATH=y
|
CONFIG_USE_UBOOTPATH=y
|
||||||
|
@ -14,6 +14,7 @@ CONFIG_SPL=y
|
|||||||
CONFIG_MPC85xx=y
|
CONFIG_MPC85xx=y
|
||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
CONFIG_TARGET_P1010RDB_PA=y
|
CONFIG_TARGET_P1010RDB_PA=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_SPL_SPI=y
|
|||||||
CONFIG_MPC85xx=y
|
CONFIG_MPC85xx=y
|
||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
CONFIG_TARGET_P1010RDB_PA=y
|
CONFIG_TARGET_P1010RDB_PA=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_TPL_MAX_SIZE=0x20000
|
|||||||
CONFIG_MPC85xx=y
|
CONFIG_MPC85xx=y
|
||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
CONFIG_TARGET_P1010RDB_PA=y
|
CONFIG_TARGET_P1010RDB_PA=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -9,6 +9,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
CONFIG_TARGET_P1010RDB_PA=y
|
CONFIG_TARGET_P1010RDB_PA=y
|
||||||
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_USE_UBOOTPATH=y
|
CONFIG_USE_UBOOTPATH=y
|
||||||
|
@ -14,6 +14,7 @@ CONFIG_SPL=y
|
|||||||
CONFIG_MPC85xx=y
|
CONFIG_MPC85xx=y
|
||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
CONFIG_TARGET_P1010RDB_PA=y
|
CONFIG_TARGET_P1010RDB_PA=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_SPL_SPI=y
|
|||||||
CONFIG_MPC85xx=y
|
CONFIG_MPC85xx=y
|
||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
CONFIG_TARGET_P1010RDB_PA=y
|
CONFIG_TARGET_P1010RDB_PA=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_TPL_MAX_SIZE=0x20000
|
|||||||
CONFIG_MPC85xx=y
|
CONFIG_MPC85xx=y
|
||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
CONFIG_TARGET_P1010RDB_PB=y
|
CONFIG_TARGET_P1010RDB_PB=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -9,6 +9,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
CONFIG_TARGET_P1010RDB_PB=y
|
CONFIG_TARGET_P1010RDB_PB=y
|
||||||
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_USE_UBOOTPATH=y
|
CONFIG_USE_UBOOTPATH=y
|
||||||
|
@ -14,6 +14,7 @@ CONFIG_SPL=y
|
|||||||
CONFIG_MPC85xx=y
|
CONFIG_MPC85xx=y
|
||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
CONFIG_TARGET_P1010RDB_PB=y
|
CONFIG_TARGET_P1010RDB_PB=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_SPL_SPI=y
|
|||||||
CONFIG_MPC85xx=y
|
CONFIG_MPC85xx=y
|
||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
CONFIG_TARGET_P1010RDB_PB=y
|
CONFIG_TARGET_P1010RDB_PB=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_TPL_MAX_SIZE=0x20000
|
|||||||
CONFIG_MPC85xx=y
|
CONFIG_MPC85xx=y
|
||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
CONFIG_TARGET_P1010RDB_PB=y
|
CONFIG_TARGET_P1010RDB_PB=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -9,6 +9,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
CONFIG_TARGET_P1010RDB_PB=y
|
CONFIG_TARGET_P1010RDB_PB=y
|
||||||
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_USE_UBOOTPATH=y
|
CONFIG_USE_UBOOTPATH=y
|
||||||
|
@ -14,6 +14,7 @@ CONFIG_SPL=y
|
|||||||
CONFIG_MPC85xx=y
|
CONFIG_MPC85xx=y
|
||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
CONFIG_TARGET_P1010RDB_PB=y
|
CONFIG_TARGET_P1010RDB_PB=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_SPL_SPI=y
|
|||||||
CONFIG_MPC85xx=y
|
CONFIG_MPC85xx=y
|
||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
CONFIG_TARGET_P1010RDB_PB=y
|
CONFIG_TARGET_P1010RDB_PB=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P1020RDB_PC=y
|
CONFIG_TARGET_P1020RDB_PC=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -14,6 +14,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P1020RDB_PC=y
|
CONFIG_TARGET_P1020RDB_PC=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P1020RDB_PC=y
|
CONFIG_TARGET_P1020RDB_PC=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -10,6 +10,7 @@ CONFIG_SYS_INIT_RAM_LOCK=y
|
|||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P1020RDB_PC=y
|
CONFIG_TARGET_P1020RDB_PC=y
|
||||||
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_USE_UBOOTPATH=y
|
CONFIG_USE_UBOOTPATH=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P1020RDB_PC=y
|
CONFIG_TARGET_P1020RDB_PC=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -14,6 +14,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P1020RDB_PC=y
|
CONFIG_TARGET_P1020RDB_PC=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P1020RDB_PC=y
|
CONFIG_TARGET_P1020RDB_PC=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -10,6 +10,7 @@ CONFIG_SYS_INIT_RAM_LOCK=y
|
|||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P1020RDB_PC=y
|
CONFIG_TARGET_P1020RDB_PC=y
|
||||||
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_USE_UBOOTPATH=y
|
CONFIG_USE_UBOOTPATH=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P1020RDB_PD=y
|
CONFIG_TARGET_P1020RDB_PD=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -14,6 +14,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P1020RDB_PD=y
|
CONFIG_TARGET_P1020RDB_PD=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P1020RDB_PD=y
|
CONFIG_TARGET_P1020RDB_PD=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -10,6 +10,7 @@ CONFIG_SYS_INIT_RAM_LOCK=y
|
|||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P1020RDB_PD=y
|
CONFIG_TARGET_P1020RDB_PD=y
|
||||||
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_USE_UBOOTPATH=y
|
CONFIG_USE_UBOOTPATH=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P2020RDB=y
|
CONFIG_TARGET_P2020RDB=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -14,6 +14,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P2020RDB=y
|
CONFIG_TARGET_P2020RDB=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P2020RDB=y
|
CONFIG_TARGET_P2020RDB=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -10,6 +10,7 @@ CONFIG_SYS_INIT_RAM_LOCK=y
|
|||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P2020RDB=y
|
CONFIG_TARGET_P2020RDB=y
|
||||||
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_USE_UBOOTPATH=y
|
CONFIG_USE_UBOOTPATH=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P2020RDB=y
|
CONFIG_TARGET_P2020RDB=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_TPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -14,6 +14,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P2020RDB=y
|
CONFIG_TARGET_P2020RDB=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -16,6 +16,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P2020RDB=y
|
CONFIG_TARGET_P2020RDB=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SPL_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
|
@ -10,6 +10,7 @@ CONFIG_SYS_INIT_RAM_LOCK=y
|
|||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_P2020RDB=y
|
CONFIG_TARGET_P2020RDB=y
|
||||||
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
CONFIG_MPC85XX_HAVE_RESET_VECTOR=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
CONFIG_SYS_MPC85XX_NO_RESETVEC=y
|
||||||
CONFIG_USE_UBOOTPATH=y
|
CONFIG_USE_UBOOTPATH=y
|
||||||
|
@ -10,6 +10,7 @@ CONFIG_MPC85xx=y
|
|||||||
CONFIG_SYS_INIT_RAM_LOCK=y
|
CONFIG_SYS_INIT_RAM_LOCK=y
|
||||||
# CONFIG_CMD_ERRATA is not set
|
# CONFIG_CMD_ERRATA is not set
|
||||||
CONFIG_TARGET_SOCRATES=y
|
CONFIG_TARGET_SOCRATES=y
|
||||||
|
CONFIG_L2_CACHE=y
|
||||||
CONFIG_ENABLE_36BIT_PHYS=y
|
CONFIG_ENABLE_36BIT_PHYS=y
|
||||||
CONFIG_SYS_MONITOR_LEN=393216
|
CONFIG_SYS_MONITOR_LEN=393216
|
||||||
CONFIG_FIT=y
|
CONFIG_FIT=y
|
||||||
|
@ -17,11 +17,6 @@
|
|||||||
#include <linux/stringify.h>
|
#include <linux/stringify.h>
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
/*
|
|
||||||
* These can be toggled for performance analysis, otherwise use default.
|
|
||||||
*/
|
|
||||||
#define CONFIG_L2_CACHE /* toggle L2 cache */
|
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* Only possible on E500 Version 2 or newer cores.
|
* Only possible on E500 Version 2 or newer cores.
|
||||||
*/
|
*/
|
||||||
|
@ -95,11 +95,6 @@
|
|||||||
#endif
|
#endif
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
/*
|
|
||||||
* These can be toggled for performance analysis, otherwise use default.
|
|
||||||
*/
|
|
||||||
#define CONFIG_L2_CACHE /* toggle L2 cache */
|
|
||||||
|
|
||||||
/* DDR Setup */
|
/* DDR Setup */
|
||||||
#define SPD_EEPROM_ADDRESS 0x52
|
#define SPD_EEPROM_ADDRESS 0x52
|
||||||
|
|
||||||
|
@ -109,11 +109,6 @@
|
|||||||
#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
|
#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
/*
|
|
||||||
* These can be toggled for performance analysis, otherwise use default.
|
|
||||||
*/
|
|
||||||
#define CONFIG_L2_CACHE
|
|
||||||
|
|
||||||
#define CFG_SYS_CCSRBAR 0xffe00000
|
#define CFG_SYS_CCSRBAR 0xffe00000
|
||||||
#define CFG_SYS_CCSRBAR_PHYS_LOW CFG_SYS_CCSRBAR
|
#define CFG_SYS_CCSRBAR_PHYS_LOW CFG_SYS_CCSRBAR
|
||||||
|
|
||||||
|
@ -34,11 +34,6 @@
|
|||||||
* in the README.mpc85xxads.
|
* in the README.mpc85xxads.
|
||||||
*/
|
*/
|
||||||
|
|
||||||
/*
|
|
||||||
* These can be toggled for performance analysis, otherwise use default.
|
|
||||||
*/
|
|
||||||
#define CONFIG_L2_CACHE /* toggle L2 cache */
|
|
||||||
|
|
||||||
#define CFG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
|
#define CFG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
|
||||||
|
|
||||||
#undef CFG_SYS_DRAM_TEST /* memory test, takes time */
|
#undef CFG_SYS_DRAM_TEST /* memory test, takes time */
|
||||||
|
Loading…
Reference in New Issue
Block a user