Merge branch 'master' of git://git.denx.de/u-boot-socfpga
- stratix10 updates
This commit is contained in:
commit
5c676780e1
arch/arm/mach-socfpga
drivers/fpga
include
@ -35,6 +35,7 @@ config TARGET_SOCFPGA_STRATIX10
|
||||
select ARMV8_MULTIENTRY
|
||||
select ARMV8_SET_SMPEN
|
||||
select ARMV8_SPIN_TABLE
|
||||
select FPGA_STRATIX10
|
||||
|
||||
choice
|
||||
prompt "Altera SOCFPGA board select"
|
||||
|
@ -107,6 +107,12 @@ enum ALT_SDM_MBOX_RESP_CODE {
|
||||
#define RECONFIG_STATUS_PIN_STATUS 2
|
||||
#define RECONFIG_STATUS_SOFTFUNC_STATUS 3
|
||||
|
||||
/* Macros for specifying number of arguments in mailbox command */
|
||||
#define MBOX_NUM_ARGS(n, b) (((n) & 0xFF) << (b))
|
||||
#define MBOX_DIRECT_COUNT(n) MBOX_NUM_ARGS((n), 0)
|
||||
#define MBOX_ARG_DESC_COUNT(n) MBOX_NUM_ARGS((n), 8)
|
||||
#define MBOX_RESP_DESC_COUNT(n) MBOX_NUM_ARGS((n), 16)
|
||||
|
||||
#define MBOX_CFGSTAT_STATE_IDLE 0x00000000
|
||||
#define MBOX_CFGSTAT_STATE_CONFIG 0x10000000
|
||||
#define MBOX_CFGSTAT_STATE_FAILACK 0x08000000
|
||||
@ -140,5 +146,6 @@ int mbox_qspi_open(void);
|
||||
#endif
|
||||
|
||||
int mbox_reset_cold(void);
|
||||
|
||||
int mbox_get_fpga_config_status(u32 cmd);
|
||||
int mbox_get_fpga_config_status_psci(u32 cmd);
|
||||
#endif /* _MAILBOX_S10_H_ */
|
||||
|
@ -18,9 +18,9 @@ struct bsel {
|
||||
extern struct bsel bsel_str[];
|
||||
|
||||
#ifdef CONFIG_FPGA
|
||||
void socfpga_fpga_add(void);
|
||||
void socfpga_fpga_add(void *fpga_desc);
|
||||
#else
|
||||
static inline void socfpga_fpga_add(void) {}
|
||||
inline void socfpga_fpga_add(void *fpga_desc) {}
|
||||
#endif
|
||||
|
||||
#ifdef CONFIG_TARGET_SOCFPGA_GEN5
|
||||
|
@ -342,6 +342,54 @@ int mbox_reset_cold(void)
|
||||
return 0;
|
||||
}
|
||||
|
||||
/* Accepted commands: CONFIG_STATUS or RECONFIG_STATUS */
|
||||
static __always_inline int mbox_get_fpga_config_status_common(u32 cmd)
|
||||
{
|
||||
u32 reconfig_status_resp_len;
|
||||
u32 reconfig_status_resp[RECONFIG_STATUS_RESPONSE_LEN];
|
||||
int ret;
|
||||
|
||||
reconfig_status_resp_len = RECONFIG_STATUS_RESPONSE_LEN;
|
||||
ret = mbox_send_cmd_common(MBOX_ID_UBOOT, cmd,
|
||||
MBOX_CMD_DIRECT, 0, NULL, 0,
|
||||
&reconfig_status_resp_len,
|
||||
reconfig_status_resp);
|
||||
|
||||
if (ret)
|
||||
return ret;
|
||||
|
||||
/* Check for any error */
|
||||
ret = reconfig_status_resp[RECONFIG_STATUS_STATE];
|
||||
if (ret && ret != MBOX_CFGSTAT_STATE_CONFIG)
|
||||
return ret;
|
||||
|
||||
/* Make sure nStatus is not 0 */
|
||||
ret = reconfig_status_resp[RECONFIG_STATUS_PIN_STATUS];
|
||||
if (!(ret & RCF_PIN_STATUS_NSTATUS))
|
||||
return MBOX_CFGSTAT_STATE_ERROR_HARDWARE;
|
||||
|
||||
ret = reconfig_status_resp[RECONFIG_STATUS_SOFTFUNC_STATUS];
|
||||
if (ret & RCF_SOFTFUNC_STATUS_SEU_ERROR)
|
||||
return MBOX_CFGSTAT_STATE_ERROR_HARDWARE;
|
||||
|
||||
if ((ret & RCF_SOFTFUNC_STATUS_CONF_DONE) &&
|
||||
(ret & RCF_SOFTFUNC_STATUS_INIT_DONE) &&
|
||||
!reconfig_status_resp[RECONFIG_STATUS_STATE])
|
||||
return 0; /* configuration success */
|
||||
|
||||
return MBOX_CFGSTAT_STATE_CONFIG;
|
||||
}
|
||||
|
||||
int mbox_get_fpga_config_status(u32 cmd)
|
||||
{
|
||||
return mbox_get_fpga_config_status_common(cmd);
|
||||
}
|
||||
|
||||
int __secure mbox_get_fpga_config_status_psci(u32 cmd)
|
||||
{
|
||||
return mbox_get_fpga_config_status_common(cmd);
|
||||
}
|
||||
|
||||
int mbox_send_cmd(u8 id, u32 cmd, u8 is_indirect, u32 len, u32 *arg,
|
||||
u8 urgent, u32 *resp_buf_len, u32 *resp_buf)
|
||||
{
|
||||
|
@ -88,33 +88,11 @@ int overwrite_console(void)
|
||||
#endif
|
||||
|
||||
#ifdef CONFIG_FPGA
|
||||
/*
|
||||
* FPGA programming support for SoC FPGA Cyclone V
|
||||
*/
|
||||
static Altera_desc altera_fpga[] = {
|
||||
{
|
||||
/* Family */
|
||||
Altera_SoCFPGA,
|
||||
/* Interface type */
|
||||
fast_passive_parallel,
|
||||
/* No limitation as additional data will be ignored */
|
||||
-1,
|
||||
/* No device function table */
|
||||
NULL,
|
||||
/* Base interface address specified in driver */
|
||||
NULL,
|
||||
/* No cookie implementation */
|
||||
0
|
||||
},
|
||||
};
|
||||
|
||||
/* add device descriptor to FPGA device table */
|
||||
void socfpga_fpga_add(void)
|
||||
void socfpga_fpga_add(void *fpga_desc)
|
||||
{
|
||||
int i;
|
||||
fpga_init();
|
||||
for (i = 0; i < ARRAY_SIZE(altera_fpga); i++)
|
||||
fpga_add(fpga_altera, &altera_fpga[i]);
|
||||
fpga_add(fpga_altera, fpga_desc);
|
||||
}
|
||||
#endif
|
||||
|
||||
|
@ -30,6 +30,27 @@
|
||||
|
||||
static struct socfpga_system_manager *sysmgr_regs =
|
||||
(struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
|
||||
|
||||
/*
|
||||
* FPGA programming support for SoC FPGA Arria 10
|
||||
*/
|
||||
static Altera_desc altera_fpga[] = {
|
||||
{
|
||||
/* Family */
|
||||
Altera_SoCFPGA,
|
||||
/* Interface type */
|
||||
fast_passive_parallel,
|
||||
/* No limitation as additional data will be ignored */
|
||||
-1,
|
||||
/* No device function table */
|
||||
NULL,
|
||||
/* Base interface address specified in driver */
|
||||
NULL,
|
||||
/* No cookie implementation */
|
||||
0
|
||||
},
|
||||
};
|
||||
|
||||
#if defined(CONFIG_SPL_BUILD)
|
||||
static struct pl310_regs *const pl310 =
|
||||
(struct pl310_regs *)CONFIG_SYS_PL310_BASE;
|
||||
@ -73,7 +94,7 @@ void socfpga_sdram_remap_zero(void)
|
||||
int arch_early_init_r(void)
|
||||
{
|
||||
/* Add device descriptor to FPGA device table */
|
||||
socfpga_fpga_add();
|
||||
socfpga_fpga_add(&altera_fpga[0]);
|
||||
|
||||
return 0;
|
||||
}
|
||||
|
@ -34,6 +34,26 @@ static struct nic301_registers *nic301_regs =
|
||||
static struct scu_registers *scu_regs =
|
||||
(struct scu_registers *)SOCFPGA_MPUSCU_ADDRESS;
|
||||
|
||||
/*
|
||||
* FPGA programming support for SoC FPGA Cyclone V
|
||||
*/
|
||||
static Altera_desc altera_fpga[] = {
|
||||
{
|
||||
/* Family */
|
||||
Altera_SoCFPGA,
|
||||
/* Interface type */
|
||||
fast_passive_parallel,
|
||||
/* No limitation as additional data will be ignored */
|
||||
-1,
|
||||
/* No device function table */
|
||||
NULL,
|
||||
/* Base interface address specified in driver */
|
||||
NULL,
|
||||
/* No cookie implementation */
|
||||
0
|
||||
},
|
||||
};
|
||||
|
||||
/*
|
||||
* DesignWare Ethernet initialization
|
||||
*/
|
||||
@ -221,7 +241,7 @@ int arch_early_init_r(void)
|
||||
socfpga_sdram_remap_zero();
|
||||
|
||||
/* Add device descriptor to FPGA device table */
|
||||
socfpga_fpga_add();
|
||||
socfpga_fpga_add(&altera_fpga[0]);
|
||||
|
||||
#ifdef CONFIG_DESIGNWARE_SPI
|
||||
/* Get Designware SPI controller out of reset */
|
||||
|
@ -24,6 +24,26 @@ DECLARE_GLOBAL_DATA_PTR;
|
||||
static struct socfpga_system_manager *sysmgr_regs =
|
||||
(struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
|
||||
|
||||
/*
|
||||
* FPGA programming support for SoC FPGA Stratix 10
|
||||
*/
|
||||
static Altera_desc altera_fpga[] = {
|
||||
{
|
||||
/* Family */
|
||||
Intel_FPGA_Stratix10,
|
||||
/* Interface type */
|
||||
secure_device_manager_mailbox,
|
||||
/* No limitation as additional data will be ignored */
|
||||
-1,
|
||||
/* No device function table */
|
||||
NULL,
|
||||
/* Base interface address specified in driver */
|
||||
NULL,
|
||||
/* No cookie implementation */
|
||||
0
|
||||
},
|
||||
};
|
||||
|
||||
/*
|
||||
* DesignWare Ethernet initialization
|
||||
*/
|
||||
@ -125,6 +145,8 @@ int arch_misc_init(void)
|
||||
|
||||
int arch_early_init_r(void)
|
||||
{
|
||||
socfpga_fpga_add(&altera_fpga[0]);
|
||||
|
||||
return 0;
|
||||
}
|
||||
|
||||
|
@ -31,6 +31,17 @@ config FPGA_CYCLON2
|
||||
Enable FPGA driver for loading bitstream in BIT and BIN format
|
||||
on Altera Cyclone II device.
|
||||
|
||||
config FPGA_STRATIX10
|
||||
bool "Enable Altera FPGA driver for Stratix 10"
|
||||
depends on TARGET_SOCFPGA_STRATIX10
|
||||
select FPGA_ALTERA
|
||||
help
|
||||
Say Y here to enable the Altera Stratix 10 FPGA specific driver
|
||||
|
||||
This provides common functionality for Altera Stratix 10 devices.
|
||||
Enable FPGA driver for writing bitstream into Altera Stratix10
|
||||
device.
|
||||
|
||||
config FPGA_XILINX
|
||||
bool "Enable Xilinx FPGA drivers"
|
||||
select FPGA
|
||||
|
@ -17,6 +17,7 @@ obj-$(CONFIG_FPGA_ACEX1K) += ACEX1K.o
|
||||
obj-$(CONFIG_FPGA_CYCLON2) += cyclon2.o
|
||||
obj-$(CONFIG_FPGA_STRATIX_II) += stratixII.o
|
||||
obj-$(CONFIG_FPGA_STRATIX_V) += stratixv.o
|
||||
obj-$(CONFIG_FPGA_STRATIX10) += stratix10.o
|
||||
obj-$(CONFIG_FPGA_SOCFPGA) += socfpga.o
|
||||
obj-$(CONFIG_TARGET_SOCFPGA_GEN5) += socfpga_gen5.o
|
||||
obj-$(CONFIG_TARGET_SOCFPGA_ARRIA10) += socfpga_arria10.o
|
||||
|
@ -39,6 +39,9 @@ static const struct altera_fpga {
|
||||
#if defined(CONFIG_FPGA_STRATIX_V)
|
||||
{ Altera_StratixV, "StratixV", stratixv_load, NULL, NULL },
|
||||
#endif
|
||||
#if defined(CONFIG_FPGA_STRATIX10)
|
||||
{ Intel_FPGA_Stratix10, "Stratix10", stratix10_load, NULL, NULL },
|
||||
#endif
|
||||
#if defined(CONFIG_FPGA_SOCFPGA)
|
||||
{ Altera_SoCFPGA, "SoC FPGA", socfpga_load, NULL, NULL },
|
||||
#endif
|
||||
@ -154,6 +157,9 @@ int altera_info(Altera_desc *desc)
|
||||
case fast_passive_parallel_security:
|
||||
printf("Fast Passive Parallel with Security (FPPS)\n");
|
||||
break;
|
||||
case secure_device_manager_mailbox:
|
||||
puts("Secure Device Manager (SDM) Mailbox\n");
|
||||
break;
|
||||
/* Add new interface types here */
|
||||
default:
|
||||
printf("Unsupported interface type, %d\n", desc->iface);
|
||||
|
288
drivers/fpga/stratix10.c
Normal file
288
drivers/fpga/stratix10.c
Normal file
@ -0,0 +1,288 @@
|
||||
// SPDX-License-Identifier: GPL-2.0+
|
||||
/*
|
||||
* Copyright (C) 2018 Intel Corporation <www.intel.com>
|
||||
*/
|
||||
|
||||
#include <common.h>
|
||||
#include <altera.h>
|
||||
#include <asm/arch/mailbox_s10.h>
|
||||
|
||||
#define RECONFIG_STATUS_POLL_RESP_TIMEOUT_MS 60000
|
||||
#define RECONFIG_STATUS_INTERVAL_DELAY_US 1000000
|
||||
|
||||
static const struct mbox_cfgstat_state {
|
||||
int err_no;
|
||||
const char *error_name;
|
||||
} mbox_cfgstat_state[] = {
|
||||
{MBOX_CFGSTAT_STATE_IDLE, "FPGA in idle mode."},
|
||||
{MBOX_CFGSTAT_STATE_CONFIG, "FPGA in config mode."},
|
||||
{MBOX_CFGSTAT_STATE_FAILACK, "Acknowledgment failed!"},
|
||||
{MBOX_CFGSTAT_STATE_ERROR_INVALID, "Invalid bitstream!"},
|
||||
{MBOX_CFGSTAT_STATE_ERROR_CORRUPT, "Corrupted bitstream!"},
|
||||
{MBOX_CFGSTAT_STATE_ERROR_AUTH, "Authentication failed!"},
|
||||
{MBOX_CFGSTAT_STATE_ERROR_CORE_IO, "I/O error!"},
|
||||
{MBOX_CFGSTAT_STATE_ERROR_HARDWARE, "Hardware error!"},
|
||||
{MBOX_CFGSTAT_STATE_ERROR_FAKE, "Fake error!"},
|
||||
{MBOX_CFGSTAT_STATE_ERROR_BOOT_INFO, "Error in boot info!"},
|
||||
{MBOX_CFGSTAT_STATE_ERROR_QSPI_ERROR, "Error in QSPI!"},
|
||||
{MBOX_RESP_ERROR, "Mailbox general error!"},
|
||||
{-ETIMEDOUT, "I/O timeout error"},
|
||||
{-1, "Unknown error!"}
|
||||
};
|
||||
|
||||
#define MBOX_CFGSTAT_MAX ARRAY_SIZE(mbox_cfgstat_state)
|
||||
|
||||
static const char *mbox_cfgstat_to_str(int err)
|
||||
{
|
||||
int i;
|
||||
|
||||
for (i = 0; i < MBOX_CFGSTAT_MAX - 1; i++) {
|
||||
if (mbox_cfgstat_state[i].err_no == err)
|
||||
return mbox_cfgstat_state[i].error_name;
|
||||
}
|
||||
|
||||
return mbox_cfgstat_state[MBOX_CFGSTAT_MAX - 1].error_name;
|
||||
}
|
||||
|
||||
/*
|
||||
* Add the ongoing transaction's command ID into pending list and return
|
||||
* the command ID for next transfer.
|
||||
*/
|
||||
static u8 add_transfer(u32 *xfer_pending_list, size_t list_size, u8 id)
|
||||
{
|
||||
int i;
|
||||
|
||||
for (i = 0; i < list_size; i++) {
|
||||
if (xfer_pending_list[i])
|
||||
continue;
|
||||
xfer_pending_list[i] = id;
|
||||
debug("ID(%d) added to transaction pending list\n", id);
|
||||
/*
|
||||
* Increment command ID for next transaction.
|
||||
* Valid command ID (4 bits) is from 1 to 15.
|
||||
*/
|
||||
id = (id % 15) + 1;
|
||||
break;
|
||||
}
|
||||
|
||||
return id;
|
||||
}
|
||||
|
||||
/*
|
||||
* Check whether response ID match the command ID in the transfer
|
||||
* pending list. If a match is found in the transfer pending list,
|
||||
* it clears the transfer pending list and return the matched
|
||||
* command ID.
|
||||
*/
|
||||
static int get_and_clr_transfer(u32 *xfer_pending_list, size_t list_size,
|
||||
u8 id)
|
||||
{
|
||||
int i;
|
||||
|
||||
for (i = 0; i < list_size; i++) {
|
||||
if (id != xfer_pending_list[i])
|
||||
continue;
|
||||
xfer_pending_list[i] = 0;
|
||||
return id;
|
||||
}
|
||||
|
||||
return 0;
|
||||
}
|
||||
|
||||
/*
|
||||
* Polling the FPGA configuration status.
|
||||
* Return 0 for success, non-zero for error.
|
||||
*/
|
||||
static int reconfig_status_polling_resp(void)
|
||||
{
|
||||
int ret;
|
||||
unsigned long start = get_timer(0);
|
||||
|
||||
while (1) {
|
||||
ret = mbox_get_fpga_config_status(MBOX_RECONFIG_STATUS);
|
||||
if (!ret)
|
||||
return 0; /* configuration success */
|
||||
|
||||
if (ret != MBOX_CFGSTAT_STATE_CONFIG)
|
||||
return ret;
|
||||
|
||||
if (get_timer(start) > RECONFIG_STATUS_POLL_RESP_TIMEOUT_MS)
|
||||
break; /* time out */
|
||||
|
||||
puts(".");
|
||||
udelay(RECONFIG_STATUS_INTERVAL_DELAY_US);
|
||||
}
|
||||
|
||||
return -ETIMEDOUT;
|
||||
}
|
||||
|
||||
static u32 get_resp_hdr(u32 *r_index, u32 *w_index, u32 *resp_count,
|
||||
u32 *resp_buf, u32 buf_size, u32 client_id)
|
||||
{
|
||||
u32 buf[MBOX_RESP_BUFFER_SIZE];
|
||||
u32 mbox_hdr;
|
||||
u32 resp_len;
|
||||
u32 hdr_len;
|
||||
u32 i;
|
||||
|
||||
if (*resp_count < buf_size) {
|
||||
u32 rcv_len_max = buf_size - *resp_count;
|
||||
|
||||
if (rcv_len_max > MBOX_RESP_BUFFER_SIZE)
|
||||
rcv_len_max = MBOX_RESP_BUFFER_SIZE;
|
||||
resp_len = mbox_rcv_resp(buf, rcv_len_max);
|
||||
|
||||
for (i = 0; i < resp_len; i++) {
|
||||
resp_buf[(*w_index)++] = buf[i];
|
||||
*w_index %= buf_size;
|
||||
(*resp_count)++;
|
||||
}
|
||||
}
|
||||
|
||||
/* No response in buffer */
|
||||
if (*resp_count == 0)
|
||||
return 0;
|
||||
|
||||
mbox_hdr = resp_buf[*r_index];
|
||||
|
||||
hdr_len = MBOX_RESP_LEN_GET(mbox_hdr);
|
||||
|
||||
/* Insufficient header length to return a mailbox header */
|
||||
if ((*resp_count - 1) < hdr_len)
|
||||
return 0;
|
||||
|
||||
*r_index += (hdr_len + 1);
|
||||
*r_index %= buf_size;
|
||||
*resp_count -= (hdr_len + 1);
|
||||
|
||||
/* Make sure response belongs to us */
|
||||
if (MBOX_RESP_CLIENT_GET(mbox_hdr) != client_id)
|
||||
return 0;
|
||||
|
||||
return mbox_hdr;
|
||||
}
|
||||
|
||||
/* Send bit stream data to SDM via RECONFIG_DATA mailbox command */
|
||||
static int send_reconfig_data(const void *rbf_data, size_t rbf_size,
|
||||
u32 xfer_max, u32 buf_size_max)
|
||||
{
|
||||
u32 response_buffer[MBOX_RESP_BUFFER_SIZE];
|
||||
u32 xfer_pending[MBOX_RESP_BUFFER_SIZE];
|
||||
u32 resp_rindex = 0;
|
||||
u32 resp_windex = 0;
|
||||
u32 resp_count = 0;
|
||||
u32 xfer_count = 0;
|
||||
u8 resp_err = 0;
|
||||
u8 cmd_id = 1;
|
||||
u32 args[3];
|
||||
int ret;
|
||||
|
||||
debug("SDM xfer_max = %d\n", xfer_max);
|
||||
debug("SDM buf_size_max = %x\n\n", buf_size_max);
|
||||
|
||||
memset(xfer_pending, 0, sizeof(xfer_pending));
|
||||
|
||||
while (rbf_size || xfer_count) {
|
||||
if (!resp_err && rbf_size && xfer_count < xfer_max) {
|
||||
args[0] = MBOX_ARG_DESC_COUNT(1);
|
||||
args[1] = (u64)rbf_data;
|
||||
if (rbf_size >= buf_size_max) {
|
||||
args[2] = buf_size_max;
|
||||
rbf_size -= buf_size_max;
|
||||
rbf_data += buf_size_max;
|
||||
} else {
|
||||
args[2] = (u64)rbf_size;
|
||||
rbf_size = 0;
|
||||
}
|
||||
|
||||
ret = mbox_send_cmd_only(cmd_id, MBOX_RECONFIG_DATA,
|
||||
MBOX_CMD_INDIRECT, 3, args);
|
||||
if (ret) {
|
||||
resp_err = 1;
|
||||
} else {
|
||||
xfer_count++;
|
||||
cmd_id = add_transfer(xfer_pending,
|
||||
MBOX_RESP_BUFFER_SIZE,
|
||||
cmd_id);
|
||||
}
|
||||
puts(".");
|
||||
} else {
|
||||
u32 resp_hdr = get_resp_hdr(&resp_rindex, &resp_windex,
|
||||
&resp_count,
|
||||
response_buffer,
|
||||
MBOX_RESP_BUFFER_SIZE,
|
||||
MBOX_CLIENT_ID_UBOOT);
|
||||
|
||||
/*
|
||||
* If no valid response header found or
|
||||
* non-zero length from RECONFIG_DATA
|
||||
*/
|
||||
if (!resp_hdr || MBOX_RESP_LEN_GET(resp_hdr))
|
||||
continue;
|
||||
|
||||
/* Check for response's status */
|
||||
if (!resp_err) {
|
||||
ret = MBOX_RESP_ERR_GET(resp_hdr);
|
||||
debug("Response error code: %08x\n", ret);
|
||||
/* Error in response */
|
||||
if (ret)
|
||||
resp_err = 1;
|
||||
}
|
||||
|
||||
ret = get_and_clr_transfer(xfer_pending,
|
||||
MBOX_RESP_BUFFER_SIZE,
|
||||
MBOX_RESP_ID_GET(resp_hdr));
|
||||
if (ret) {
|
||||
/* Claim and reuse the ID */
|
||||
cmd_id = (u8)ret;
|
||||
xfer_count--;
|
||||
}
|
||||
|
||||
if (resp_err && !xfer_count)
|
||||
return ret;
|
||||
}
|
||||
}
|
||||
|
||||
return 0;
|
||||
}
|
||||
|
||||
/*
|
||||
* This is the interface used by FPGA driver.
|
||||
* Return 0 for success, non-zero for error.
|
||||
*/
|
||||
int stratix10_load(Altera_desc *desc, const void *rbf_data, size_t rbf_size)
|
||||
{
|
||||
int ret;
|
||||
u32 resp_len = 2;
|
||||
u32 resp_buf[2];
|
||||
|
||||
debug("Sending MBOX_RECONFIG...\n");
|
||||
ret = mbox_send_cmd(MBOX_ID_UBOOT, MBOX_RECONFIG, MBOX_CMD_DIRECT, 0,
|
||||
NULL, 0, &resp_len, resp_buf);
|
||||
if (ret) {
|
||||
puts("Failure in RECONFIG mailbox command!\n");
|
||||
return ret;
|
||||
}
|
||||
|
||||
ret = send_reconfig_data(rbf_data, rbf_size, resp_buf[0], resp_buf[1]);
|
||||
if (ret) {
|
||||
printf("RECONFIG_DATA error: %08x, %s\n", ret,
|
||||
mbox_cfgstat_to_str(ret));
|
||||
return ret;
|
||||
}
|
||||
|
||||
/* Make sure we don't send MBOX_RECONFIG_STATUS too fast */
|
||||
udelay(RECONFIG_STATUS_INTERVAL_DELAY_US);
|
||||
|
||||
debug("Polling with MBOX_RECONFIG_STATUS...\n");
|
||||
ret = reconfig_status_polling_resp();
|
||||
if (ret) {
|
||||
printf("RECONFIG_STATUS Error: %08x, %s\n", ret,
|
||||
mbox_cfgstat_to_str(ret));
|
||||
return ret;
|
||||
}
|
||||
|
||||
puts("FPGA reconfiguration OK!\n");
|
||||
|
||||
return ret;
|
||||
}
|
@ -39,6 +39,8 @@ enum altera_iface {
|
||||
fast_passive_parallel,
|
||||
/* fast passive parallel with security (FPPS) */
|
||||
fast_passive_parallel_security,
|
||||
/* secure device manager (SDM) mailbox */
|
||||
secure_device_manager_mailbox,
|
||||
/* insert all new types before this */
|
||||
max_altera_iface_type,
|
||||
};
|
||||
@ -54,6 +56,8 @@ enum altera_family {
|
||||
Altera_StratixII,
|
||||
/* StratixV Family */
|
||||
Altera_StratixV,
|
||||
/* Stratix10 Family */
|
||||
Intel_FPGA_Stratix10,
|
||||
/* SoCFPGA Family */
|
||||
Altera_SoCFPGA,
|
||||
|
||||
@ -116,4 +120,8 @@ int socfpga_load(Altera_desc *desc, const void *rbf_data, size_t rbf_size);
|
||||
int stratixv_load(Altera_desc *desc, const void *rbf_data, size_t rbf_size);
|
||||
#endif
|
||||
|
||||
#ifdef CONFIG_FPGA_STRATIX10
|
||||
int stratix10_load(Altera_desc *desc, const void *rbf_data, size_t rbf_size);
|
||||
#endif
|
||||
|
||||
#endif /* _ALTERA_H_ */
|
||||
|
Loading…
Reference in New Issue
Block a user