2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2011-04-08 02:56:05 +00:00
|
|
|
/*
|
|
|
|
* Atheros PHY drivers
|
|
|
|
*
|
2013-04-10 08:23:39 +00:00
|
|
|
* Copyright 2011, 2013 Freescale Semiconductor, Inc.
|
2011-04-08 02:56:05 +00:00
|
|
|
* author Andy Fleming
|
|
|
|
*/
|
2018-07-25 17:59:22 +00:00
|
|
|
#include <common.h>
|
2011-04-08 02:56:05 +00:00
|
|
|
#include <phy.h>
|
|
|
|
|
2016-10-13 14:03:36 +00:00
|
|
|
#define AR803x_PHY_DEBUG_ADDR_REG 0x1d
|
|
|
|
#define AR803x_PHY_DEBUG_DATA_REG 0x1e
|
|
|
|
|
|
|
|
#define AR803x_DEBUG_REG_5 0x5
|
2020-05-06 22:11:49 +00:00
|
|
|
#define AR803x_RGMII_TX_CLK_DLY BIT(8)
|
2016-10-13 14:03:36 +00:00
|
|
|
|
|
|
|
#define AR803x_DEBUG_REG_0 0x0
|
2020-05-06 22:11:49 +00:00
|
|
|
#define AR803x_RGMII_RX_CLK_DLY BIT(15)
|
|
|
|
|
2020-05-06 22:11:50 +00:00
|
|
|
/* CLK_25M register is at MMD 7, address 0x8016 */
|
|
|
|
#define AR803x_CLK_25M_SEL_REG 0x8016
|
|
|
|
/* AR8035: Select frequency on CLK_25M pin through bits 4:3 */
|
|
|
|
#define AR8035_CLK_25M_FREQ_25M (0 | 0)
|
|
|
|
#define AR8035_CLK_25M_FREQ_50M (0 | BIT(3))
|
|
|
|
#define AR8035_CLK_25M_FREQ_62M (BIT(4) | 0)
|
|
|
|
#define AR8035_CLK_25M_FREQ_125M (BIT(4) | BIT(3))
|
|
|
|
#define AR8035_CLK_25M_MASK GENMASK(4, 3)
|
|
|
|
|
2020-05-06 22:11:54 +00:00
|
|
|
#define AR8021_PHY_ID 0x004dd040
|
|
|
|
#define AR8031_PHY_ID 0x004dd074
|
|
|
|
#define AR8035_PHY_ID 0x004dd072
|
|
|
|
|
2020-05-06 22:11:55 +00:00
|
|
|
static int ar803x_debug_reg_read(struct phy_device *phydev, u16 reg)
|
2020-05-06 22:11:49 +00:00
|
|
|
{
|
2020-05-06 22:11:55 +00:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_ADDR_REG,
|
|
|
|
reg);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
return phy_read(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_DATA_REG);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ar803x_debug_reg_mask(struct phy_device *phydev, u16 reg,
|
|
|
|
u16 clear, u16 set)
|
|
|
|
{
|
|
|
|
int val;
|
|
|
|
|
|
|
|
val = ar803x_debug_reg_read(phydev, reg);
|
|
|
|
if (val < 0)
|
|
|
|
return val;
|
|
|
|
|
|
|
|
val &= 0xffff;
|
|
|
|
val &= ~clear;
|
|
|
|
val |= set;
|
|
|
|
|
|
|
|
return phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_DATA_REG,
|
|
|
|
val);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ar803x_enable_rx_delay(struct phy_device *phydev, bool on)
|
|
|
|
{
|
|
|
|
u16 clear = 0, set = 0;
|
2020-05-06 22:11:49 +00:00
|
|
|
|
|
|
|
if (on)
|
2020-05-06 22:11:55 +00:00
|
|
|
set = AR803x_RGMII_RX_CLK_DLY;
|
2020-05-06 22:11:49 +00:00
|
|
|
else
|
2020-05-06 22:11:55 +00:00
|
|
|
clear = AR803x_RGMII_RX_CLK_DLY;
|
|
|
|
|
|
|
|
return ar803x_debug_reg_mask(phydev, AR803x_DEBUG_REG_0, clear, set);
|
2020-05-06 22:11:49 +00:00
|
|
|
}
|
|
|
|
|
2020-05-06 22:11:55 +00:00
|
|
|
static int ar803x_enable_tx_delay(struct phy_device *phydev, bool on)
|
2020-05-06 22:11:49 +00:00
|
|
|
{
|
2020-05-06 22:11:55 +00:00
|
|
|
u16 clear = 0, set = 0;
|
2020-05-06 22:11:49 +00:00
|
|
|
|
|
|
|
if (on)
|
2020-05-06 22:11:55 +00:00
|
|
|
set = AR803x_RGMII_TX_CLK_DLY;
|
2020-05-06 22:11:49 +00:00
|
|
|
else
|
2020-05-06 22:11:55 +00:00
|
|
|
clear = AR803x_RGMII_TX_CLK_DLY;
|
|
|
|
|
|
|
|
return ar803x_debug_reg_mask(phydev, AR803x_DEBUG_REG_5, clear, set);
|
2020-05-06 22:11:49 +00:00
|
|
|
}
|
2016-10-13 14:03:36 +00:00
|
|
|
|
2011-04-08 02:56:05 +00:00
|
|
|
static int ar8021_config(struct phy_device *phydev)
|
|
|
|
{
|
2020-05-06 22:11:52 +00:00
|
|
|
phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR,
|
|
|
|
BMCR_ANENABLE | BMCR_ANRESTART);
|
|
|
|
|
|
|
|
ar803x_enable_tx_delay(phydev, true);
|
2011-04-08 02:56:05 +00:00
|
|
|
|
2013-12-23 07:51:33 +00:00
|
|
|
phydev->supported = phydev->drv->features;
|
2011-04-08 02:56:05 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-10-13 14:03:36 +00:00
|
|
|
static int ar8031_config(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID ||
|
2020-05-06 22:11:49 +00:00
|
|
|
phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
|
|
|
|
ar803x_enable_tx_delay(phydev, true);
|
2020-05-06 22:11:51 +00:00
|
|
|
else
|
|
|
|
ar803x_enable_tx_delay(phydev, false);
|
2016-10-13 14:03:36 +00:00
|
|
|
|
|
|
|
if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID ||
|
2020-05-06 22:11:49 +00:00
|
|
|
phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
|
|
|
|
ar803x_enable_rx_delay(phydev, true);
|
2020-05-06 22:11:51 +00:00
|
|
|
else
|
|
|
|
ar803x_enable_rx_delay(phydev, false);
|
2016-10-13 14:03:36 +00:00
|
|
|
|
|
|
|
phydev->supported = phydev->drv->features;
|
|
|
|
|
|
|
|
genphy_config_aneg(phydev);
|
|
|
|
genphy_restart_aneg(phydev);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-04-10 08:23:39 +00:00
|
|
|
static int ar8035_config(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
int regval;
|
|
|
|
|
2020-05-06 22:11:50 +00:00
|
|
|
/* Configure CLK_25M output clock at 125 MHz */
|
|
|
|
regval = phy_read_mmd(phydev, MDIO_MMD_AN, AR803x_CLK_25M_SEL_REG);
|
|
|
|
regval &= ~AR8035_CLK_25M_MASK; /* No surprises */
|
|
|
|
regval |= AR8035_CLK_25M_FREQ_125M;
|
|
|
|
phy_write_mmd(phydev, MDIO_MMD_AN, AR803x_CLK_25M_SEL_REG, regval);
|
2013-04-10 08:23:39 +00:00
|
|
|
|
2016-05-26 16:24:28 +00:00
|
|
|
if ((phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
|
2020-05-06 22:11:49 +00:00
|
|
|
(phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID))
|
|
|
|
ar803x_enable_tx_delay(phydev, true);
|
2020-05-06 22:11:51 +00:00
|
|
|
else
|
|
|
|
ar803x_enable_tx_delay(phydev, false);
|
2016-05-26 16:24:28 +00:00
|
|
|
|
|
|
|
if ((phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
|
2020-05-06 22:11:49 +00:00
|
|
|
(phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID))
|
|
|
|
ar803x_enable_rx_delay(phydev, true);
|
2020-05-06 22:11:51 +00:00
|
|
|
else
|
|
|
|
ar803x_enable_rx_delay(phydev, false);
|
2016-05-26 16:24:28 +00:00
|
|
|
|
2014-04-11 08:03:11 +00:00
|
|
|
phydev->supported = phydev->drv->features;
|
2013-04-10 08:23:39 +00:00
|
|
|
|
2016-02-19 07:52:28 +00:00
|
|
|
genphy_config_aneg(phydev);
|
|
|
|
genphy_restart_aneg(phydev);
|
|
|
|
|
2013-04-10 08:23:39 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-10-29 13:34:33 +00:00
|
|
|
static struct phy_driver AR8021_driver = {
|
2011-04-08 02:56:05 +00:00
|
|
|
.name = "AR8021",
|
2020-05-06 22:11:54 +00:00
|
|
|
.uid = AR8021_PHY_ID,
|
2020-05-06 22:11:53 +00:00
|
|
|
.mask = 0xfffffff0,
|
2011-04-08 02:56:05 +00:00
|
|
|
.features = PHY_GBIT_FEATURES,
|
|
|
|
.config = ar8021_config,
|
|
|
|
.startup = genphy_startup,
|
|
|
|
.shutdown = genphy_shutdown,
|
|
|
|
};
|
|
|
|
|
2013-06-04 08:58:00 +00:00
|
|
|
static struct phy_driver AR8031_driver = {
|
2013-08-08 08:33:35 +00:00
|
|
|
.name = "AR8031/AR8033",
|
2020-05-06 22:11:54 +00:00
|
|
|
.uid = AR8031_PHY_ID,
|
2014-01-03 17:55:59 +00:00
|
|
|
.mask = 0xffffffef,
|
2013-06-04 08:58:00 +00:00
|
|
|
.features = PHY_GBIT_FEATURES,
|
2016-10-13 14:03:36 +00:00
|
|
|
.config = ar8031_config,
|
2013-06-04 08:58:00 +00:00
|
|
|
.startup = genphy_startup,
|
|
|
|
.shutdown = genphy_shutdown,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct phy_driver AR8035_driver = {
|
2013-04-10 08:23:39 +00:00
|
|
|
.name = "AR8035",
|
2020-05-06 22:11:54 +00:00
|
|
|
.uid = AR8035_PHY_ID,
|
2014-01-03 17:55:59 +00:00
|
|
|
.mask = 0xffffffef,
|
2013-04-10 08:23:39 +00:00
|
|
|
.features = PHY_GBIT_FEATURES,
|
|
|
|
.config = ar8035_config,
|
|
|
|
.startup = genphy_startup,
|
|
|
|
.shutdown = genphy_shutdown,
|
|
|
|
};
|
|
|
|
|
2011-04-08 02:56:05 +00:00
|
|
|
int phy_atheros_init(void)
|
|
|
|
{
|
|
|
|
phy_register(&AR8021_driver);
|
2013-06-04 08:58:00 +00:00
|
|
|
phy_register(&AR8031_driver);
|
2013-04-10 08:23:39 +00:00
|
|
|
phy_register(&AR8035_driver);
|
2011-04-08 02:56:05 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|