2003-06-15 22:40:42 +00:00
|
|
|
/*
|
2010-11-25 17:06:07 +00:00
|
|
|
* Copyright 2008,2010 Freescale Semiconductor, Inc
|
2008-10-30 21:41:01 +00:00
|
|
|
* Andy Fleming
|
|
|
|
*
|
|
|
|
* Based (loosely) on the Linux code
|
2003-06-15 22:40:42 +00:00
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2003-06-15 22:40:42 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _MMC_H_
|
|
|
|
#define _MMC_H_
|
|
|
|
|
2008-10-30 21:41:01 +00:00
|
|
|
#include <linux/list.h>
|
2012-06-24 21:35:20 +00:00
|
|
|
#include <linux/compiler.h>
|
2014-04-30 11:04:15 +00:00
|
|
|
#include <part.h>
|
2008-10-30 21:41:01 +00:00
|
|
|
|
|
|
|
#define SD_VERSION_SD 0x20000
|
2013-01-29 22:58:16 +00:00
|
|
|
#define SD_VERSION_3 (SD_VERSION_SD | 0x300)
|
2013-01-29 19:31:16 +00:00
|
|
|
#define SD_VERSION_2 (SD_VERSION_SD | 0x200)
|
|
|
|
#define SD_VERSION_1_0 (SD_VERSION_SD | 0x100)
|
|
|
|
#define SD_VERSION_1_10 (SD_VERSION_SD | 0x10a)
|
2008-10-30 21:41:01 +00:00
|
|
|
#define MMC_VERSION_MMC 0x10000
|
|
|
|
#define MMC_VERSION_UNKNOWN (MMC_VERSION_MMC)
|
2013-01-29 19:31:16 +00:00
|
|
|
#define MMC_VERSION_1_2 (MMC_VERSION_MMC | 0x102)
|
|
|
|
#define MMC_VERSION_1_4 (MMC_VERSION_MMC | 0x104)
|
|
|
|
#define MMC_VERSION_2_2 (MMC_VERSION_MMC | 0x202)
|
|
|
|
#define MMC_VERSION_3 (MMC_VERSION_MMC | 0x300)
|
|
|
|
#define MMC_VERSION_4 (MMC_VERSION_MMC | 0x400)
|
|
|
|
#define MMC_VERSION_4_1 (MMC_VERSION_MMC | 0x401)
|
|
|
|
#define MMC_VERSION_4_2 (MMC_VERSION_MMC | 0x402)
|
|
|
|
#define MMC_VERSION_4_3 (MMC_VERSION_MMC | 0x403)
|
|
|
|
#define MMC_VERSION_4_41 (MMC_VERSION_MMC | 0x429)
|
|
|
|
#define MMC_VERSION_4_5 (MMC_VERSION_MMC | 0x405)
|
2014-11-18 14:13:53 +00:00
|
|
|
#define MMC_VERSION_5_0 (MMC_VERSION_MMC | 0x500)
|
2008-10-30 21:41:01 +00:00
|
|
|
|
2014-05-16 04:59:53 +00:00
|
|
|
#define MMC_MODE_HS (1 << 0)
|
|
|
|
#define MMC_MODE_HS_52MHz (1 << 1)
|
|
|
|
#define MMC_MODE_4BIT (1 << 2)
|
|
|
|
#define MMC_MODE_8BIT (1 << 3)
|
|
|
|
#define MMC_MODE_SPI (1 << 4)
|
|
|
|
#define MMC_MODE_HC (1 << 5)
|
2014-05-16 04:59:54 +00:00
|
|
|
#define MMC_MODE_DDR_52MHz (1 << 6)
|
2012-03-12 22:07:18 +00:00
|
|
|
|
2008-10-30 21:41:01 +00:00
|
|
|
#define SD_DATA_4BIT 0x00040000
|
|
|
|
|
2009-08-22 12:21:53 +00:00
|
|
|
#define IS_SD(x) (x->version & SD_VERSION_SD)
|
2008-10-30 21:41:01 +00:00
|
|
|
|
|
|
|
#define MMC_DATA_READ 1
|
|
|
|
#define MMC_DATA_WRITE 2
|
|
|
|
|
|
|
|
#define NO_CARD_ERR -16 /* No SD/MMC card inserted */
|
|
|
|
#define UNUSABLE_ERR -17 /* Unusable Card */
|
|
|
|
#define COMM_ERR -18 /* Communications Error */
|
|
|
|
#define TIMEOUT -19
|
2012-11-28 15:21:13 +00:00
|
|
|
#define IN_PROGRESS -20 /* operation is in progress */
|
2014-04-03 09:34:32 +00:00
|
|
|
#define SWITCH_ERR -21 /* Card reports failure to switch mode */
|
2008-10-30 21:41:01 +00:00
|
|
|
|
2008-05-22 09:09:59 +00:00
|
|
|
#define MMC_CMD_GO_IDLE_STATE 0
|
|
|
|
#define MMC_CMD_SEND_OP_COND 1
|
|
|
|
#define MMC_CMD_ALL_SEND_CID 2
|
|
|
|
#define MMC_CMD_SET_RELATIVE_ADDR 3
|
|
|
|
#define MMC_CMD_SET_DSR 4
|
2008-10-30 21:41:01 +00:00
|
|
|
#define MMC_CMD_SWITCH 6
|
2008-05-22 09:09:59 +00:00
|
|
|
#define MMC_CMD_SELECT_CARD 7
|
2008-10-30 21:41:01 +00:00
|
|
|
#define MMC_CMD_SEND_EXT_CSD 8
|
2008-05-22 09:09:59 +00:00
|
|
|
#define MMC_CMD_SEND_CSD 9
|
|
|
|
#define MMC_CMD_SEND_CID 10
|
2008-10-30 21:41:01 +00:00
|
|
|
#define MMC_CMD_STOP_TRANSMISSION 12
|
2008-05-22 09:09:59 +00:00
|
|
|
#define MMC_CMD_SEND_STATUS 13
|
|
|
|
#define MMC_CMD_SET_BLOCKLEN 16
|
|
|
|
#define MMC_CMD_READ_SINGLE_BLOCK 17
|
|
|
|
#define MMC_CMD_READ_MULTIPLE_BLOCK 18
|
2014-04-24 08:30:06 +00:00
|
|
|
#define MMC_CMD_SET_BLOCK_COUNT 23
|
2008-10-30 21:41:01 +00:00
|
|
|
#define MMC_CMD_WRITE_SINGLE_BLOCK 24
|
|
|
|
#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
|
2011-06-22 17:03:31 +00:00
|
|
|
#define MMC_CMD_ERASE_GROUP_START 35
|
|
|
|
#define MMC_CMD_ERASE_GROUP_END 36
|
|
|
|
#define MMC_CMD_ERASE 38
|
2008-05-22 09:09:59 +00:00
|
|
|
#define MMC_CMD_APP_CMD 55
|
2010-12-24 13:12:21 +00:00
|
|
|
#define MMC_CMD_SPI_READ_OCR 58
|
|
|
|
#define MMC_CMD_SPI_CRC_ON_OFF 59
|
2013-04-27 06:12:58 +00:00
|
|
|
#define MMC_CMD_RES_MAN 62
|
|
|
|
|
|
|
|
#define MMC_CMD62_ARG1 0xefac62ec
|
|
|
|
#define MMC_CMD62_ARG2 0xcbaea7
|
|
|
|
|
2008-05-22 09:09:59 +00:00
|
|
|
|
|
|
|
#define SD_CMD_SEND_RELATIVE_ADDR 3
|
2008-10-30 21:41:01 +00:00
|
|
|
#define SD_CMD_SWITCH_FUNC 6
|
2008-05-22 09:09:59 +00:00
|
|
|
#define SD_CMD_SEND_IF_COND 8
|
|
|
|
|
|
|
|
#define SD_CMD_APP_SET_BUS_WIDTH 6
|
2011-06-22 17:03:31 +00:00
|
|
|
#define SD_CMD_ERASE_WR_BLK_START 32
|
|
|
|
#define SD_CMD_ERASE_WR_BLK_END 33
|
2008-05-22 09:09:59 +00:00
|
|
|
#define SD_CMD_APP_SEND_OP_COND 41
|
2008-10-30 21:41:01 +00:00
|
|
|
#define SD_CMD_APP_SEND_SCR 51
|
|
|
|
|
|
|
|
/* SCR definitions in different words */
|
|
|
|
#define SD_HIGHSPEED_BUSY 0x00020000
|
|
|
|
#define SD_HIGHSPEED_SUPPORTED 0x00020000
|
|
|
|
|
2011-04-19 03:48:31 +00:00
|
|
|
#define OCR_BUSY 0x80000000
|
|
|
|
#define OCR_HCS 0x40000000
|
2011-03-11 02:01:13 +00:00
|
|
|
#define OCR_VOLTAGE_MASK 0x007FFF80
|
|
|
|
#define OCR_ACCESS_MODE 0x60000000
|
2008-10-30 21:41:01 +00:00
|
|
|
|
2011-06-22 17:03:31 +00:00
|
|
|
#define SECURE_ERASE 0x80000000
|
|
|
|
|
2011-03-11 02:01:12 +00:00
|
|
|
#define MMC_STATUS_MASK (~0x0206BF7F)
|
2014-04-03 09:34:32 +00:00
|
|
|
#define MMC_STATUS_SWITCH_ERROR (1 << 7)
|
2011-04-19 03:48:31 +00:00
|
|
|
#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
|
|
|
|
#define MMC_STATUS_CURR_STATE (0xf << 9)
|
2011-04-19 03:48:32 +00:00
|
|
|
#define MMC_STATUS_ERROR (1 << 19)
|
2011-03-11 02:01:12 +00:00
|
|
|
|
2012-02-05 22:29:12 +00:00
|
|
|
#define MMC_STATE_PRG (7 << 9)
|
|
|
|
|
2008-10-30 21:41:01 +00:00
|
|
|
#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
|
|
|
|
#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
|
|
|
|
#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
|
|
|
|
#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
|
|
|
|
#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
|
|
|
|
#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
|
|
|
|
#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
|
|
|
|
#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
|
|
|
|
#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
|
|
|
|
#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
|
|
|
|
#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
|
|
|
|
#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
|
|
|
|
#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
|
|
|
|
#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
|
|
|
|
#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
|
|
|
|
#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
|
|
|
|
#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
|
|
|
|
|
|
|
|
#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
|
|
|
|
#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
|
|
|
|
addressed by index which are
|
|
|
|
1 in value field */
|
|
|
|
#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
|
|
|
|
addressed by index, which are
|
|
|
|
1 in value field */
|
|
|
|
#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
|
|
|
|
|
|
|
|
#define SD_SWITCH_CHECK 0
|
|
|
|
#define SD_SWITCH_SWITCH 1
|
|
|
|
|
|
|
|
/*
|
|
|
|
* EXT_CSD fields
|
|
|
|
*/
|
2014-12-23 09:50:22 +00:00
|
|
|
#define EXT_CSD_ENH_START_ADDR 136 /* R/W */
|
|
|
|
#define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */
|
2013-06-11 21:14:01 +00:00
|
|
|
#define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
|
2014-11-18 14:11:42 +00:00
|
|
|
#define EXT_CSD_PARTITION_SETTING 155 /* R/W */
|
2013-10-01 18:32:07 +00:00
|
|
|
#define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
|
2011-10-03 20:35:10 +00:00
|
|
|
#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
|
2014-02-07 19:15:20 +00:00
|
|
|
#define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
|
2013-06-11 21:14:01 +00:00
|
|
|
#define EXT_CSD_RPMB_MULT 168 /* RO */
|
2011-10-03 20:35:10 +00:00
|
|
|
#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
|
2013-04-27 06:12:58 +00:00
|
|
|
#define EXT_CSD_BOOT_BUS_WIDTH 177
|
2011-10-03 20:35:10 +00:00
|
|
|
#define EXT_CSD_PART_CONF 179 /* R/W */
|
|
|
|
#define EXT_CSD_BUS_WIDTH 183 /* R/W */
|
|
|
|
#define EXT_CSD_HS_TIMING 185 /* R/W */
|
|
|
|
#define EXT_CSD_REV 192 /* RO */
|
|
|
|
#define EXT_CSD_CARD_TYPE 196 /* RO */
|
|
|
|
#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
|
2013-06-11 21:14:01 +00:00
|
|
|
#define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
|
2011-10-03 20:35:10 +00:00
|
|
|
#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
|
2012-07-30 10:55:43 +00:00
|
|
|
#define EXT_CSD_BOOT_MULT 226 /* RO */
|
2008-10-30 21:41:01 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* EXT_CSD field definitions
|
|
|
|
*/
|
|
|
|
|
2011-04-19 03:48:31 +00:00
|
|
|
#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
|
|
|
|
#define EXT_CSD_CMD_SET_SECURE (1 << 1)
|
|
|
|
#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
|
2008-10-30 21:41:01 +00:00
|
|
|
|
2011-04-19 03:48:31 +00:00
|
|
|
#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
|
|
|
|
#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
|
2014-05-16 04:59:54 +00:00
|
|
|
#define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2)
|
|
|
|
#define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3)
|
|
|
|
#define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \
|
|
|
|
| EXT_CSD_CARD_TYPE_DDR_1_2V)
|
2008-10-30 21:41:01 +00:00
|
|
|
|
|
|
|
#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
|
|
|
|
#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
|
|
|
|
#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
|
2014-05-16 04:59:54 +00:00
|
|
|
#define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */
|
|
|
|
#define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */
|
2008-05-22 09:09:59 +00:00
|
|
|
|
2013-04-27 06:12:58 +00:00
|
|
|
#define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
|
|
|
|
#define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
|
|
|
|
#define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
|
|
|
|
#define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
|
|
|
|
|
|
|
|
#define EXT_CSD_BOOT_ACK(x) (x << 6)
|
|
|
|
#define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
|
|
|
|
#define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
|
|
|
|
|
2014-02-05 15:24:22 +00:00
|
|
|
#define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
|
|
|
|
#define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
|
|
|
|
#define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
|
2013-04-27 06:12:58 +00:00
|
|
|
|
2014-11-18 14:11:42 +00:00
|
|
|
#define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0)
|
|
|
|
|
2014-12-23 09:50:17 +00:00
|
|
|
#define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */
|
|
|
|
#define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */
|
|
|
|
|
2008-10-30 21:31:39 +00:00
|
|
|
#define R1_ILLEGAL_COMMAND (1 << 22)
|
|
|
|
#define R1_APP_CMD (1 << 5)
|
|
|
|
|
2008-10-30 21:41:01 +00:00
|
|
|
#define MMC_RSP_PRESENT (1 << 0)
|
2011-04-19 03:48:31 +00:00
|
|
|
#define MMC_RSP_136 (1 << 1) /* 136 bit response */
|
|
|
|
#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
|
|
|
|
#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
|
|
|
|
#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
|
2008-10-30 21:41:01 +00:00
|
|
|
|
2011-04-19 03:48:31 +00:00
|
|
|
#define MMC_RSP_NONE (0)
|
|
|
|
#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
|
2008-10-30 21:41:01 +00:00
|
|
|
#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
|
|
|
|
MMC_RSP_BUSY)
|
2011-04-19 03:48:31 +00:00
|
|
|
#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
|
|
|
|
#define MMC_RSP_R3 (MMC_RSP_PRESENT)
|
|
|
|
#define MMC_RSP_R4 (MMC_RSP_PRESENT)
|
|
|
|
#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
|
|
|
|
#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
|
|
|
|
#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
|
2008-10-30 21:41:01 +00:00
|
|
|
|
2011-05-02 16:26:26 +00:00
|
|
|
#define MMCPART_NOAVAILABLE (0xff)
|
|
|
|
#define PART_ACCESS_MASK (0x7)
|
|
|
|
#define PART_SUPPORT (0x1)
|
2014-12-23 09:50:17 +00:00
|
|
|
#define ENHNCD_SUPPORT (0x2)
|
2013-10-01 18:32:07 +00:00
|
|
|
#define PART_ENH_ATTRIB (0x1f)
|
2003-06-15 22:40:42 +00:00
|
|
|
|
2013-04-03 08:54:30 +00:00
|
|
|
/* Maximum block size for MMC */
|
|
|
|
#define MMC_MAX_BLOCK_LEN 512
|
|
|
|
|
2013-04-27 06:12:58 +00:00
|
|
|
/* The number of MMC physical partitions. These consist of:
|
|
|
|
* boot partitions (2), general purpose partitions (4) in MMC v4.4.
|
|
|
|
*/
|
|
|
|
#define MMC_NUM_BOOT_PARTITION 2
|
2014-04-24 08:30:06 +00:00
|
|
|
#define MMC_PART_RPMB 3 /* RPMB partition number */
|
2013-04-27 06:12:58 +00:00
|
|
|
|
2008-10-30 21:31:39 +00:00
|
|
|
struct mmc_cid {
|
|
|
|
unsigned long psn;
|
|
|
|
unsigned short oid;
|
|
|
|
unsigned char mid;
|
|
|
|
unsigned char prv;
|
|
|
|
unsigned char mdt;
|
|
|
|
char pnm[7];
|
|
|
|
};
|
|
|
|
|
2008-10-30 21:41:01 +00:00
|
|
|
struct mmc_cmd {
|
|
|
|
ushort cmdidx;
|
|
|
|
uint resp_type;
|
|
|
|
uint cmdarg;
|
2009-04-05 08:00:55 +00:00
|
|
|
uint response[4];
|
2008-10-30 21:41:01 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
struct mmc_data {
|
|
|
|
union {
|
|
|
|
char *dest;
|
|
|
|
const char *src; /* src buffers don't get written to */
|
|
|
|
};
|
|
|
|
uint flags;
|
|
|
|
uint blocks;
|
|
|
|
uint blocksize;
|
|
|
|
};
|
|
|
|
|
2014-02-26 17:28:45 +00:00
|
|
|
/* forward decl. */
|
|
|
|
struct mmc;
|
|
|
|
|
|
|
|
struct mmc_ops {
|
|
|
|
int (*send_cmd)(struct mmc *mmc,
|
|
|
|
struct mmc_cmd *cmd, struct mmc_data *data);
|
|
|
|
void (*set_ios)(struct mmc *mmc);
|
|
|
|
int (*init)(struct mmc *mmc);
|
|
|
|
int (*getcd)(struct mmc *mmc);
|
|
|
|
int (*getwp)(struct mmc *mmc);
|
|
|
|
};
|
|
|
|
|
2014-03-11 17:34:20 +00:00
|
|
|
struct mmc_config {
|
|
|
|
const char *name;
|
|
|
|
const struct mmc_ops *ops;
|
|
|
|
uint host_caps;
|
|
|
|
uint voltages;
|
|
|
|
uint f_min;
|
|
|
|
uint f_max;
|
|
|
|
uint b_max;
|
|
|
|
unsigned char part_type;
|
|
|
|
};
|
|
|
|
|
|
|
|
/* TODO struct mmc should be in mmc_private but it's hard to fix right now */
|
2008-10-30 21:41:01 +00:00
|
|
|
struct mmc {
|
|
|
|
struct list_head link;
|
2014-03-11 17:34:20 +00:00
|
|
|
const struct mmc_config *cfg; /* provided configuration */
|
2008-10-30 21:41:01 +00:00
|
|
|
uint version;
|
2014-03-11 17:34:20 +00:00
|
|
|
void *priv;
|
2011-05-02 16:26:26 +00:00
|
|
|
uint has_init;
|
2008-10-30 21:41:01 +00:00
|
|
|
int high_capacity;
|
|
|
|
uint bus_width;
|
|
|
|
uint clock;
|
|
|
|
uint card_caps;
|
|
|
|
uint ocr;
|
2013-12-16 12:40:46 +00:00
|
|
|
uint dsr;
|
|
|
|
uint dsr_imp;
|
2008-10-30 21:41:01 +00:00
|
|
|
uint scr[2];
|
|
|
|
uint csd[4];
|
2009-04-05 08:00:55 +00:00
|
|
|
uint cid[4];
|
2008-10-30 21:41:01 +00:00
|
|
|
ushort rca;
|
2014-12-23 09:50:17 +00:00
|
|
|
u8 part_support;
|
|
|
|
u8 part_attr;
|
2011-05-02 16:26:26 +00:00
|
|
|
char part_config;
|
|
|
|
char part_num;
|
2008-10-30 21:41:01 +00:00
|
|
|
uint tran_speed;
|
|
|
|
uint read_bl_len;
|
|
|
|
uint write_bl_len;
|
2014-12-23 09:50:24 +00:00
|
|
|
uint erase_grp_size; /* in 512-byte sectors */
|
2014-12-23 09:50:25 +00:00
|
|
|
uint hc_wp_grp_size; /* in 512-byte sectors */
|
2008-10-30 21:41:01 +00:00
|
|
|
u64 capacity;
|
2013-06-11 21:14:01 +00:00
|
|
|
u64 capacity_user;
|
|
|
|
u64 capacity_boot;
|
|
|
|
u64 capacity_rpmb;
|
|
|
|
u64 capacity_gp[4];
|
2014-12-23 09:50:22 +00:00
|
|
|
u64 enh_user_start;
|
|
|
|
u64 enh_user_size;
|
2008-10-30 21:41:01 +00:00
|
|
|
block_dev_desc_t block_dev;
|
2012-11-28 15:21:13 +00:00
|
|
|
char op_cond_pending; /* 1 if we are waiting on an op_cond command */
|
|
|
|
char init_in_progress; /* 1 if we have done mmc_start_init() */
|
|
|
|
char preinit; /* start init as early as possible */
|
|
|
|
uint op_cond_response; /* the response byte from the last op_cond */
|
mmc: Fix handling of bus widths and DDR card capabilities
If the MMC_MODE_DDR_52MHz flag is set in card capabilities bitmask,
it is never cleared, even if switching to DDR mode fails, and if
the controller driver uses this flag to check the DDR mode, it can
take incorrect actions.
Also, DDR related checks in mmc_startup() incorrectly handle the case
when the host controller does not support some bus widths (e.g. can't
support 8 bits), since the host_caps is checked for DDR bit, but not
bus width bits.
This fix clearly separates using of card_caps bitmask, having there
the flags for the capabilities, that the card can support, and actual
operation mode, described outside of card_caps (i.e. bus_width and
ddr_mode fields in mmc structure). Separate host controller drivers
may need to be updated to use the actual flags. Respectively,
the capabilities checks in mmc_startup are made more correct and clear.
Also, some clean up is made with errors handling and code syntax layout.
Signed-off-by: Andrew Gabbasov <andrew_gabbasov@mentor.com>
2014-12-01 12:59:09 +00:00
|
|
|
int ddr_mode;
|
2008-10-30 21:41:01 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
int mmc_register(struct mmc *mmc);
|
2014-03-11 17:34:20 +00:00
|
|
|
struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
|
|
|
|
void mmc_destroy(struct mmc *mmc);
|
2008-10-30 21:41:01 +00:00
|
|
|
int mmc_initialize(bd_t *bis);
|
|
|
|
int mmc_init(struct mmc *mmc);
|
|
|
|
int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
|
2010-11-25 17:06:07 +00:00
|
|
|
void mmc_set_clock(struct mmc *mmc, uint clock);
|
2008-10-30 21:41:01 +00:00
|
|
|
struct mmc *find_mmc_device(int dev_num);
|
2010-07-01 19:12:42 +00:00
|
|
|
int mmc_set_dev(int dev_num);
|
2008-10-30 21:41:01 +00:00
|
|
|
void print_mmc_devices(char separator);
|
2011-05-02 16:26:25 +00:00
|
|
|
int get_mmc_num(void);
|
2011-05-02 16:26:26 +00:00
|
|
|
int mmc_switch_part(int dev_num, unsigned int part_num);
|
2012-01-02 01:15:37 +00:00
|
|
|
int mmc_getcd(struct mmc *mmc);
|
2014-07-12 19:24:08 +00:00
|
|
|
int board_mmc_getcd(struct mmc *mmc);
|
2012-12-03 02:19:46 +00:00
|
|
|
int mmc_getwp(struct mmc *mmc);
|
2014-07-12 19:24:08 +00:00
|
|
|
int board_mmc_getwp(struct mmc *mmc);
|
2013-12-16 12:40:46 +00:00
|
|
|
int mmc_set_dsr(struct mmc *mmc, u16 val);
|
2013-04-27 06:12:58 +00:00
|
|
|
/* Function to change the size of boot partition and rpmb partitions */
|
|
|
|
int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
|
|
|
|
unsigned long rpmbsize);
|
2014-02-05 15:24:21 +00:00
|
|
|
/* Function to modify the PARTITION_CONFIG field of EXT_CSD */
|
|
|
|
int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
|
2014-02-05 15:24:22 +00:00
|
|
|
/* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
|
|
|
|
int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
|
2014-02-07 19:15:20 +00:00
|
|
|
/* Function to modify the RST_n_FUNCTION field of EXT_CSD */
|
|
|
|
int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
|
2014-04-24 08:30:06 +00:00
|
|
|
/* Functions to read / write the RPMB partition */
|
|
|
|
int mmc_rpmb_set_key(struct mmc *mmc, void *key);
|
|
|
|
int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
|
|
|
|
int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
|
|
|
|
unsigned short cnt, unsigned char *key);
|
|
|
|
int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
|
|
|
|
unsigned short cnt, unsigned char *key);
|
2012-11-28 15:21:13 +00:00
|
|
|
/**
|
|
|
|
* Start device initialization and return immediately; it does not block on
|
|
|
|
* polling OCR (operation condition register) status. Then you should call
|
|
|
|
* mmc_init, which would block on polling OCR status and complete the device
|
|
|
|
* initializatin.
|
|
|
|
*
|
|
|
|
* @param mmc Pointer to a MMC device struct
|
|
|
|
* @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
|
|
|
|
*/
|
|
|
|
int mmc_start_init(struct mmc *mmc);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Set preinit flag of mmc device.
|
|
|
|
*
|
|
|
|
* This will cause the device to be pre-inited during mmc_initialize(),
|
|
|
|
* which may save boot time if the device is not accessed until later.
|
|
|
|
* Some eMMC devices take 200-300ms to init, but unfortunately they
|
|
|
|
* must be sent a series of commands to even get them to start preparing
|
|
|
|
* for operation.
|
|
|
|
*
|
|
|
|
* @param mmc Pointer to a MMC device struct
|
|
|
|
* @param preinit preinit flag value
|
|
|
|
*/
|
|
|
|
void mmc_set_preinit(struct mmc *mmc, int preinit);
|
|
|
|
|
2010-08-13 08:31:06 +00:00
|
|
|
#ifdef CONFIG_GENERIC_MMC
|
2013-09-04 15:12:26 +00:00
|
|
|
#ifdef CONFIG_MMC_SPI
|
2014-03-28 20:55:29 +00:00
|
|
|
#define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
|
2013-09-04 15:12:26 +00:00
|
|
|
#else
|
|
|
|
#define mmc_host_is_spi(mmc) 0
|
|
|
|
#endif
|
2010-12-24 13:12:21 +00:00
|
|
|
struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
|
2010-08-13 08:31:06 +00:00
|
|
|
#else
|
2008-10-30 21:41:01 +00:00
|
|
|
int mmc_legacy_init(int verbose);
|
|
|
|
#endif
|
2010-08-13 08:31:06 +00:00
|
|
|
|
2014-11-08 19:55:45 +00:00
|
|
|
void board_mmc_power_init(void);
|
2014-02-15 16:51:59 +00:00
|
|
|
int board_mmc_init(bd_t *bis);
|
2014-07-12 19:24:08 +00:00
|
|
|
int cpu_mmc_init(bd_t *bis);
|
2014-10-08 20:58:05 +00:00
|
|
|
int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
|
2014-02-15 16:51:59 +00:00
|
|
|
|
2014-03-11 17:34:20 +00:00
|
|
|
/* Set block count limit because of 16 bit register limit on some hardware*/
|
|
|
|
#ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
|
|
|
|
#define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
|
|
|
|
#endif
|
|
|
|
|
2003-06-15 22:40:42 +00:00
|
|
|
#endif /* _MMC_H_ */
|