forked from Minki/linux
f54d186700
I plan to usurp the short name of struct fence for a core kernel struct, and so I need to rename the specialised fence/timeline for DMA operations to make room. A consensus was reached in https://lists.freedesktop.org/archives/dri-devel/2016-July/113083.html that making clear this fence applies to DMA operations was a good thing. Since then the patch has grown a bit as usage increases, so hopefully it remains a good thing! (v2...: rebase, rerun spatch) v3: Compile on msm, spotted a manual fixup that I broke. v4: Try again for msm, sorry Daniel coccinelle script: @@ @@ - struct fence + struct dma_fence @@ @@ - struct fence_ops + struct dma_fence_ops @@ @@ - struct fence_cb + struct dma_fence_cb @@ @@ - struct fence_array + struct dma_fence_array @@ @@ - enum fence_flag_bits + enum dma_fence_flag_bits @@ @@ ( - fence_init + dma_fence_init | - fence_release + dma_fence_release | - fence_free + dma_fence_free | - fence_get + dma_fence_get | - fence_get_rcu + dma_fence_get_rcu | - fence_put + dma_fence_put | - fence_signal + dma_fence_signal | - fence_signal_locked + dma_fence_signal_locked | - fence_default_wait + dma_fence_default_wait | - fence_add_callback + dma_fence_add_callback | - fence_remove_callback + dma_fence_remove_callback | - fence_enable_sw_signaling + dma_fence_enable_sw_signaling | - fence_is_signaled_locked + dma_fence_is_signaled_locked | - fence_is_signaled + dma_fence_is_signaled | - fence_is_later + dma_fence_is_later | - fence_later + dma_fence_later | - fence_wait_timeout + dma_fence_wait_timeout | - fence_wait_any_timeout + dma_fence_wait_any_timeout | - fence_wait + dma_fence_wait | - fence_context_alloc + dma_fence_context_alloc | - fence_array_create + dma_fence_array_create | - to_fence_array + to_dma_fence_array | - fence_is_array + dma_fence_is_array | - trace_fence_emit + trace_dma_fence_emit | - FENCE_TRACE + DMA_FENCE_TRACE | - FENCE_WARN + DMA_FENCE_WARN | - FENCE_ERR + DMA_FENCE_ERR ) ( ... ) Signed-off-by: Chris Wilson <chris@chris-wilson.co.uk> Reviewed-by: Gustavo Padovan <gustavo.padovan@collabora.co.uk> Acked-by: Sumit Semwal <sumit.semwal@linaro.org> Acked-by: Christian König <christian.koenig@amd.com> Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch> Link: http://patchwork.freedesktop.org/patch/msgid/20161025120045.28839-1-chris@chris-wilson.co.uk
191 lines
4.8 KiB
C
191 lines
4.8 KiB
C
/*
|
|
* Copyright 2015 Advanced Micro Devices, Inc.
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
*
|
|
*
|
|
*/
|
|
#include <linux/kthread.h>
|
|
#include <linux/wait.h>
|
|
#include <linux/sched.h>
|
|
#include <drm/drmP.h>
|
|
#include "amdgpu.h"
|
|
#include "amdgpu_trace.h"
|
|
|
|
static void amdgpu_job_timedout(struct amd_sched_job *s_job)
|
|
{
|
|
struct amdgpu_job *job = container_of(s_job, struct amdgpu_job, base);
|
|
|
|
DRM_ERROR("ring %s timeout, last signaled seq=%u, last emitted seq=%u\n",
|
|
job->base.sched->name,
|
|
atomic_read(&job->ring->fence_drv.last_seq),
|
|
job->ring->fence_drv.sync_seq);
|
|
amdgpu_gpu_reset(job->adev);
|
|
}
|
|
|
|
int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
|
|
struct amdgpu_job **job, struct amdgpu_vm *vm)
|
|
{
|
|
size_t size = sizeof(struct amdgpu_job);
|
|
|
|
if (num_ibs == 0)
|
|
return -EINVAL;
|
|
|
|
size += sizeof(struct amdgpu_ib) * num_ibs;
|
|
|
|
*job = kzalloc(size, GFP_KERNEL);
|
|
if (!*job)
|
|
return -ENOMEM;
|
|
|
|
(*job)->adev = adev;
|
|
(*job)->vm = vm;
|
|
(*job)->ibs = (void *)&(*job)[1];
|
|
(*job)->num_ibs = num_ibs;
|
|
|
|
amdgpu_sync_create(&(*job)->sync);
|
|
|
|
return 0;
|
|
}
|
|
|
|
int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
|
|
struct amdgpu_job **job)
|
|
{
|
|
int r;
|
|
|
|
r = amdgpu_job_alloc(adev, 1, job, NULL);
|
|
if (r)
|
|
return r;
|
|
|
|
r = amdgpu_ib_get(adev, NULL, size, &(*job)->ibs[0]);
|
|
if (r)
|
|
kfree(*job);
|
|
|
|
return r;
|
|
}
|
|
|
|
void amdgpu_job_free_resources(struct amdgpu_job *job)
|
|
{
|
|
struct dma_fence *f;
|
|
unsigned i;
|
|
|
|
/* use sched fence if available */
|
|
f = job->base.s_fence ? &job->base.s_fence->finished : job->fence;
|
|
|
|
for (i = 0; i < job->num_ibs; ++i)
|
|
amdgpu_ib_free(job->adev, &job->ibs[i], f);
|
|
}
|
|
|
|
static void amdgpu_job_free_cb(struct amd_sched_job *s_job)
|
|
{
|
|
struct amdgpu_job *job = container_of(s_job, struct amdgpu_job, base);
|
|
|
|
dma_fence_put(job->fence);
|
|
amdgpu_sync_free(&job->sync);
|
|
kfree(job);
|
|
}
|
|
|
|
void amdgpu_job_free(struct amdgpu_job *job)
|
|
{
|
|
amdgpu_job_free_resources(job);
|
|
|
|
dma_fence_put(job->fence);
|
|
amdgpu_sync_free(&job->sync);
|
|
kfree(job);
|
|
}
|
|
|
|
int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
|
|
struct amd_sched_entity *entity, void *owner,
|
|
struct dma_fence **f)
|
|
{
|
|
int r;
|
|
job->ring = ring;
|
|
|
|
if (!f)
|
|
return -EINVAL;
|
|
|
|
r = amd_sched_job_init(&job->base, &ring->sched, entity, owner);
|
|
if (r)
|
|
return r;
|
|
|
|
job->owner = owner;
|
|
job->fence_ctx = entity->fence_context;
|
|
*f = dma_fence_get(&job->base.s_fence->finished);
|
|
amdgpu_job_free_resources(job);
|
|
amd_sched_entity_push_job(&job->base);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static struct dma_fence *amdgpu_job_dependency(struct amd_sched_job *sched_job)
|
|
{
|
|
struct amdgpu_job *job = to_amdgpu_job(sched_job);
|
|
struct amdgpu_vm *vm = job->vm;
|
|
|
|
struct dma_fence *fence = amdgpu_sync_get_fence(&job->sync);
|
|
|
|
if (fence == NULL && vm && !job->vm_id) {
|
|
struct amdgpu_ring *ring = job->ring;
|
|
int r;
|
|
|
|
r = amdgpu_vm_grab_id(vm, ring, &job->sync,
|
|
&job->base.s_fence->finished,
|
|
job);
|
|
if (r)
|
|
DRM_ERROR("Error getting VM ID (%d)\n", r);
|
|
|
|
fence = amdgpu_sync_get_fence(&job->sync);
|
|
}
|
|
|
|
return fence;
|
|
}
|
|
|
|
static struct dma_fence *amdgpu_job_run(struct amd_sched_job *sched_job)
|
|
{
|
|
struct dma_fence *fence = NULL;
|
|
struct amdgpu_job *job;
|
|
int r;
|
|
|
|
if (!sched_job) {
|
|
DRM_ERROR("job is null\n");
|
|
return NULL;
|
|
}
|
|
job = to_amdgpu_job(sched_job);
|
|
|
|
BUG_ON(amdgpu_sync_peek_fence(&job->sync, NULL));
|
|
|
|
trace_amdgpu_sched_run_job(job);
|
|
r = amdgpu_ib_schedule(job->ring, job->num_ibs, job->ibs,
|
|
job->sync.last_vm_update, job, &fence);
|
|
if (r)
|
|
DRM_ERROR("Error scheduling IBs (%d)\n", r);
|
|
|
|
/* if gpu reset, hw fence will be replaced here */
|
|
dma_fence_put(job->fence);
|
|
job->fence = dma_fence_get(fence);
|
|
amdgpu_job_free_resources(job);
|
|
return fence;
|
|
}
|
|
|
|
const struct amd_sched_backend_ops amdgpu_sched_ops = {
|
|
.dependency = amdgpu_job_dependency,
|
|
.run_job = amdgpu_job_run,
|
|
.timedout_job = amdgpu_job_timedout,
|
|
.free_job = amdgpu_job_free_cb
|
|
};
|