forked from Minki/linux
df3305156f
Xilinx platforms have no hardwired video capture or video processing interface. Users create capture and memory to memory processing pipelines in the FPGA fabric to suit their particular needs, by instantiating video IP cores from a large library. The Xilinx Video IP core is a framework that models a video pipeline described in the device tree and expose the pipeline to userspace through the media controller and V4L2 APIs. Signed-off-by: Laurent Pinchart <laurent.pinchart@ideasonboard.com> Signed-off-by: Hyun Kwon <hyun.kwon@xilinx.com> Signed-off-by: Radhey Shyam Pandey <radheys@xilinx.com> Signed-off-by: Michal Simek <michal.simek@xilinx.com> Acked-by: Hans Verkuil <hans.verkuil@cisco.com> Signed-off-by: Mauro Carvalho Chehab <mchehab@osg.samsung.com>
40 lines
1.1 KiB
C
40 lines
1.1 KiB
C
/*
|
|
* Xilinx Video IP Core
|
|
*
|
|
* Copyright (C) 2013-2015 Ideas on Board
|
|
* Copyright (C) 2013-2015 Xilinx, Inc.
|
|
*
|
|
* Contacts: Hyun Kwon <hyun.kwon@xilinx.com>
|
|
* Laurent Pinchart <laurent.pinchart@ideasonboard.com>
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
* published by the Free Software Foundation.
|
|
*/
|
|
|
|
#ifndef __DT_BINDINGS_MEDIA_XILINX_VIP_H__
|
|
#define __DT_BINDINGS_MEDIA_XILINX_VIP_H__
|
|
|
|
/*
|
|
* Video format codes as defined in "AXI4-Stream Video IP and System Design
|
|
* Guide".
|
|
*/
|
|
#define XVIP_VF_YUV_422 0
|
|
#define XVIP_VF_YUV_444 1
|
|
#define XVIP_VF_RBG 2
|
|
#define XVIP_VF_YUV_420 3
|
|
#define XVIP_VF_YUVA_422 4
|
|
#define XVIP_VF_YUVA_444 5
|
|
#define XVIP_VF_RGBA 6
|
|
#define XVIP_VF_YUVA_420 7
|
|
#define XVIP_VF_YUVD_422 8
|
|
#define XVIP_VF_YUVD_444 9
|
|
#define XVIP_VF_RGBD 10
|
|
#define XVIP_VF_YUVD_420 11
|
|
#define XVIP_VF_MONO_SENSOR 12
|
|
#define XVIP_VF_CUSTOM2 13
|
|
#define XVIP_VF_CUSTOM3 14
|
|
#define XVIP_VF_CUSTOM4 15
|
|
|
|
#endif /* __DT_BINDINGS_MEDIA_XILINX_VIP_H__ */
|