linux/Documentation/devicetree/bindings/arm/omap
Rajendra Nayak 53a848be0a bus: omap_l3_noc: Add DRA7 interconnect error data
DRA7 is distinctly different from OMAP4 in terms of masters and clock
domain organization. There two main clock domains which is divided as
follows:
     <0x44000000 0x1000000> is clk1 and clk2 is the sub clock domain
     <0x45000000 0x1000> is clk3

Add all the data needed to handle L3 error handling on DRA7 devices
and mark clk2 as subdomain and provide a compatible flag for
functionality. Other than the data difference the hardware blocks
involved are essentially the same.

Signed-off-by: Rajendra Nayak <rnayak@ti.com>
[nm@ti.com: bugfixes and generic improvements, documentation]
Signed-off-by: Nishanth Menon <nm@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
Acked-by: Peter Ujfalusi <peter.ujfalusi@ti.com>
Tested-by: Darren Etheridge <detheridge@ti.com>
Tested-by: Sekhar Nori <nsekhar@ti.com>
2014-05-05 14:34:26 -05:00
..
counter.txt ARM: dts: OMAP: Add counter-32k nodes 2012-10-29 16:56:33 +01:00
dsp.txt arm/dts: OMAP3+: Add mpu, dsp and iva nodes 2011-10-04 22:29:40 +02:00
intc.txt ARM: OMAP2/3: intc: Add DT support for TI interrupt controller 2012-02-27 10:33:18 +01:00
iva.txt arm/dts: OMAP3+: Add mpu, dsp and iva nodes 2011-10-04 22:29:40 +02:00
l3-noc.txt bus: omap_l3_noc: Add DRA7 interconnect error data 2014-05-05 14:34:26 -05:00
mpu.txt ARM: dts: doc: Document missing binding for omap5-mpu 2013-12-02 23:35:23 -06:00
omap.txt Documentation: dt: OMAP: Update Overo/Tobi 2014-02-14 08:37:53 -08:00
timer.txt ARM: dts: OMAP2+: Update DMTIMER compatibility property 2013-04-09 00:21:31 +02:00