93b694d096
New driver: Cadence MHDP8546 DisplayPort bridge driver core: - cross-driver scatterlist cleanups - devm_drm conversions - remove drm_dev_init - devm_drm_dev_alloc conversion ttm: - lots of refactoring and cleanups bridges: - chained bridge support in more drivers panel: - misc new panels scheduler: - cleanup priority levels displayport: - refactor i915 code into helpers for nouveau i915: - split into display and GT trees - WW locking refactoring in GEM - execbuf2 extension mechanism - syncobj timeline support - GEN 12 HOBL display powersaving - Rocket Lake display additions - Disable FBC on Tigerlake - Tigerlake Type-C + DP improvements - Hotplug interrupt refactoring amdgpu: - Sienna Cichlid updates - Navy Flounder updates - DCE6 (SI) support for DC - Plane rotation enabled - TMZ state info ioctl - PCIe DPC recovery support - DC interrupt handling refactor - OLED panel fixes amdkfd: - add SMI events for thermal throttling - SMI interface events ioctl update - process eviction counters radeon: - move to dma_ for allocations - expose sclk via sysfs msm: - DSI support for sm8150/sm8250 - per-process GPU pagetable support - Displayport support mediatek: - move HDMI phy driver to PHY - convert mtk-dpi to bridge API - disable mt2701 tmds tegra: - bridge support exynos: - misc cleanups vc4: - dual display cleanups ast: - cleanups gma500: - conversion to GPIOd API hisilicon: - misc reworks ingenic: - clock handling and format improvements mcde: - DSI support mgag200: - desktop g200 support mxsfb: - i.MX7 + i.MX8M - alpha plane support panfrost: - devfreq support - amlogic SoC support ps8640: - EDID from eDP retrieval tidss: - AM65xx YUV workaround virtio: - virtio-gpu exported resources rcar-du: - R8A7742, R8A774E1 and R8A77961 support - YUV planar format fixes - non-visible plane handling - VSP device reference count fix - Kconfig fix to avoid displaying disabled options in .config -----BEGIN PGP SIGNATURE----- iQIcBAABAgAGBQJfh579AAoJEAx081l5xIa+GqoP/0amz+ZN7y/L7+f32CRinJ7/ 3e4xjXNDmtWG4Whe/WKjlYmbAcvSdWV/4HYpurW2BFJnOAB/5lIqYcS/PyqErPzA w4EpRoJ+ZdFgmlDH0vdsDwPLT/HFmhUN9AopNkoZpbSMxrManSj5QgmePXyiKReP Q+ZAK5UW5AdOVY4bgXUSEkVq2eilCLXf+bSBR/LrVQuNgu7GULX8SIy/Y1CuMtv8 LgzzjLKfIZaIWC+F/RU7BxJ7YnrVq7z7yXnUx8j2416+k/Wwe+BeSUCSZstT7q9G UkX8jWfR7ZKqhwP+UQeSwDbHkALz7lv88nyjQdxJZ3SrXRe4hy14YjxnR4maeNAj 3TAYSdcAMWyRHqeEZIZ7Hj5sQtTq5OZAoIjxzH3vpVdAnnAkcWoF77pqxV8XPqTC nw40DihAxQOshGwMkjd5DqkEwnMv43Hs1WTVYu9dPTOfOdqPNt+Vqp7Xl9Z46+kV k6PDcx60T9ayDW1QZ6MoIXHta9E7ixzu7gYBL3vP4LuporY0uNG3bzF3CMvof1BK sHYcYTdZkqbTD2d6rHV+TbpPQXgTtlej9qVlQM4SeX37Xtc7LxCYpnpUHKz2S/fK 1vyeGPgdytHblwlxwZOPZ4R2I/HTfnITdr4kMcJHhxAsEewfW1Rd4+stQqVJ2Mph Vz+CFP2BngivGFz5vuky =4H8J -----END PGP SIGNATURE----- Merge tag 'drm-next-2020-10-15' of git://anongit.freedesktop.org/drm/drm Pull drm updates from Dave Airlie: "Not a major amount of change, the i915 trees got split into display and gt trees to better facilitate higher level review, and there's a major refactoring of i915 GEM locking to use more core kernel concepts (like ww-mutexes). msm gets per-process pagetables, older AMD SI cards get DC support, nouveau got a bump in displayport support with common code extraction from i915. Outside of drm this contains a couple of patches for hexint moduleparams which you've acked, and a virtio common code tree that you should also get via it's regular path. New driver: - Cadence MHDP8546 DisplayPort bridge driver core: - cross-driver scatterlist cleanups - devm_drm conversions - remove drm_dev_init - devm_drm_dev_alloc conversion ttm: - lots of refactoring and cleanups bridges: - chained bridge support in more drivers panel: - misc new panels scheduler: - cleanup priority levels displayport: - refactor i915 code into helpers for nouveau i915: - split into display and GT trees - WW locking refactoring in GEM - execbuf2 extension mechanism - syncobj timeline support - GEN 12 HOBL display powersaving - Rocket Lake display additions - Disable FBC on Tigerlake - Tigerlake Type-C + DP improvements - Hotplug interrupt refactoring amdgpu: - Sienna Cichlid updates - Navy Flounder updates - DCE6 (SI) support for DC - Plane rotation enabled - TMZ state info ioctl - PCIe DPC recovery support - DC interrupt handling refactor - OLED panel fixes amdkfd: - add SMI events for thermal throttling - SMI interface events ioctl update - process eviction counters radeon: - move to dma_ for allocations - expose sclk via sysfs msm: - DSI support for sm8150/sm8250 - per-process GPU pagetable support - Displayport support mediatek: - move HDMI phy driver to PHY - convert mtk-dpi to bridge API - disable mt2701 tmds tegra: - bridge support exynos: - misc cleanups vc4: - dual display cleanups ast: - cleanups gma500: - conversion to GPIOd API hisilicon: - misc reworks ingenic: - clock handling and format improvements mcde: - DSI support mgag200: - desktop g200 support mxsfb: - i.MX7 + i.MX8M - alpha plane support panfrost: - devfreq support - amlogic SoC support ps8640: - EDID from eDP retrieval tidss: - AM65xx YUV workaround virtio: - virtio-gpu exported resources rcar-du: - R8A7742, R8A774E1 and R8A77961 support - YUV planar format fixes - non-visible plane handling - VSP device reference count fix - Kconfig fix to avoid displaying disabled options in .config" * tag 'drm-next-2020-10-15' of git://anongit.freedesktop.org/drm/drm: (1494 commits) drm/ingenic: Fix bad revert drm/amdgpu: Fix invalid number of character '{' in amdgpu_acpi_init drm/amdgpu: Remove warning for virtual_display drm/amdgpu: kfd_initialized can be static drm/amd/pm: setup APU dpm clock table in SMU HW initialization drm/amdgpu: prevent spurious warning drm/amdgpu/swsmu: fix ARC build errors drm/amd/display: Fix OPTC_DATA_FORMAT programming drm/amd/display: Don't allow pstate if no support in blank drm/panfrost: increase readl_relaxed_poll_timeout values MAINTAINERS: Update entry for st7703 driver after the rename Revert "gpu/drm: ingenic: Add option to mmap GEM buffers cached" drm/amd/display: HDMI remote sink need mode validation for Linux drm/amd/display: Change to correct unit on audio rate drm/amd/display: Avoid set zero in the requested clk drm/amdgpu: align frag_end to covered address space drm/amdgpu: fix NULL pointer dereference for Renoir drm/vmwgfx: fix regression in thp code due to ttm init refactor. drm/amdgpu/swsmu: add interrupt work handler for smu11 parts drm/amdgpu/swsmu: add interrupt work function ...
201 lines
5.2 KiB
C
201 lines
5.2 KiB
C
/*
|
|
* Copyright 2017 Red Hat Inc.
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
*/
|
|
#include "nouveau_mem.h"
|
|
#include "nouveau_drv.h"
|
|
#include "nouveau_bo.h"
|
|
|
|
#include <drm/ttm/ttm_bo_driver.h>
|
|
|
|
#include <nvif/class.h>
|
|
#include <nvif/if000a.h>
|
|
#include <nvif/if500b.h>
|
|
#include <nvif/if500d.h>
|
|
#include <nvif/if900b.h>
|
|
#include <nvif/if900d.h>
|
|
|
|
int
|
|
nouveau_mem_map(struct nouveau_mem *mem,
|
|
struct nvif_vmm *vmm, struct nvif_vma *vma)
|
|
{
|
|
union {
|
|
struct nv50_vmm_map_v0 nv50;
|
|
struct gf100_vmm_map_v0 gf100;
|
|
} args;
|
|
u32 argc = 0;
|
|
bool super;
|
|
int ret;
|
|
|
|
switch (vmm->object.oclass) {
|
|
case NVIF_CLASS_VMM_NV04:
|
|
break;
|
|
case NVIF_CLASS_VMM_NV50:
|
|
args.nv50.version = 0;
|
|
args.nv50.ro = 0;
|
|
args.nv50.priv = 0;
|
|
args.nv50.kind = mem->kind;
|
|
args.nv50.comp = mem->comp;
|
|
argc = sizeof(args.nv50);
|
|
break;
|
|
case NVIF_CLASS_VMM_GF100:
|
|
case NVIF_CLASS_VMM_GM200:
|
|
case NVIF_CLASS_VMM_GP100:
|
|
args.gf100.version = 0;
|
|
if (mem->mem.type & NVIF_MEM_VRAM)
|
|
args.gf100.vol = 0;
|
|
else
|
|
args.gf100.vol = 1;
|
|
args.gf100.ro = 0;
|
|
args.gf100.priv = 0;
|
|
args.gf100.kind = mem->kind;
|
|
argc = sizeof(args.gf100);
|
|
break;
|
|
default:
|
|
WARN_ON(1);
|
|
return -ENOSYS;
|
|
}
|
|
|
|
super = vmm->object.client->super;
|
|
vmm->object.client->super = true;
|
|
ret = nvif_vmm_map(vmm, vma->addr, mem->mem.size, &args, argc,
|
|
&mem->mem, 0);
|
|
vmm->object.client->super = super;
|
|
return ret;
|
|
}
|
|
|
|
void
|
|
nouveau_mem_fini(struct nouveau_mem *mem)
|
|
{
|
|
nvif_vmm_put(&mem->cli->drm->client.vmm.vmm, &mem->vma[1]);
|
|
nvif_vmm_put(&mem->cli->drm->client.vmm.vmm, &mem->vma[0]);
|
|
mutex_lock(&mem->cli->drm->master.lock);
|
|
nvif_mem_dtor(&mem->mem);
|
|
mutex_unlock(&mem->cli->drm->master.lock);
|
|
}
|
|
|
|
int
|
|
nouveau_mem_host(struct ttm_resource *reg, struct ttm_dma_tt *tt)
|
|
{
|
|
struct nouveau_mem *mem = nouveau_mem(reg);
|
|
struct nouveau_cli *cli = mem->cli;
|
|
struct nouveau_drm *drm = cli->drm;
|
|
struct nvif_mmu *mmu = &cli->mmu;
|
|
struct nvif_mem_ram_v0 args = {};
|
|
bool super = cli->base.super;
|
|
u8 type;
|
|
int ret;
|
|
|
|
if (!nouveau_drm_use_coherent_gpu_mapping(drm))
|
|
type = drm->ttm.type_ncoh[!!mem->kind];
|
|
else
|
|
type = drm->ttm.type_host[0];
|
|
|
|
if (mem->kind && !(mmu->type[type].type & NVIF_MEM_KIND))
|
|
mem->comp = mem->kind = 0;
|
|
if (mem->comp && !(mmu->type[type].type & NVIF_MEM_COMP)) {
|
|
if (mmu->object.oclass >= NVIF_CLASS_MMU_GF100)
|
|
mem->kind = mmu->kind[mem->kind];
|
|
mem->comp = 0;
|
|
}
|
|
|
|
if (tt->ttm.sg) args.sgl = tt->ttm.sg->sgl;
|
|
else args.dma = tt->dma_address;
|
|
|
|
mutex_lock(&drm->master.lock);
|
|
cli->base.super = true;
|
|
ret = nvif_mem_ctor_type(mmu, "ttmHostMem", cli->mem->oclass, type, PAGE_SHIFT,
|
|
reg->num_pages << PAGE_SHIFT,
|
|
&args, sizeof(args), &mem->mem);
|
|
cli->base.super = super;
|
|
mutex_unlock(&drm->master.lock);
|
|
return ret;
|
|
}
|
|
|
|
int
|
|
nouveau_mem_vram(struct ttm_resource *reg, bool contig, u8 page)
|
|
{
|
|
struct nouveau_mem *mem = nouveau_mem(reg);
|
|
struct nouveau_cli *cli = mem->cli;
|
|
struct nouveau_drm *drm = cli->drm;
|
|
struct nvif_mmu *mmu = &cli->mmu;
|
|
bool super = cli->base.super;
|
|
u64 size = ALIGN(reg->num_pages << PAGE_SHIFT, 1 << page);
|
|
int ret;
|
|
|
|
mutex_lock(&drm->master.lock);
|
|
cli->base.super = true;
|
|
switch (cli->mem->oclass) {
|
|
case NVIF_CLASS_MEM_GF100:
|
|
ret = nvif_mem_ctor_type(mmu, "ttmVram", cli->mem->oclass,
|
|
drm->ttm.type_vram, page, size,
|
|
&(struct gf100_mem_v0) {
|
|
.contig = contig,
|
|
}, sizeof(struct gf100_mem_v0),
|
|
&mem->mem);
|
|
break;
|
|
case NVIF_CLASS_MEM_NV50:
|
|
ret = nvif_mem_ctor_type(mmu, "ttmVram", cli->mem->oclass,
|
|
drm->ttm.type_vram, page, size,
|
|
&(struct nv50_mem_v0) {
|
|
.bankswz = mmu->kind[mem->kind] == 2,
|
|
.contig = contig,
|
|
}, sizeof(struct nv50_mem_v0),
|
|
&mem->mem);
|
|
break;
|
|
default:
|
|
ret = -ENOSYS;
|
|
WARN_ON(1);
|
|
break;
|
|
}
|
|
cli->base.super = super;
|
|
mutex_unlock(&drm->master.lock);
|
|
|
|
reg->start = mem->mem.addr >> PAGE_SHIFT;
|
|
return ret;
|
|
}
|
|
|
|
void
|
|
nouveau_mem_del(struct ttm_resource *reg)
|
|
{
|
|
struct nouveau_mem *mem = nouveau_mem(reg);
|
|
if (!mem)
|
|
return;
|
|
nouveau_mem_fini(mem);
|
|
kfree(reg->mm_node);
|
|
reg->mm_node = NULL;
|
|
}
|
|
|
|
int
|
|
nouveau_mem_new(struct nouveau_cli *cli, u8 kind, u8 comp,
|
|
struct ttm_resource *reg)
|
|
{
|
|
struct nouveau_mem *mem;
|
|
|
|
if (!(mem = kzalloc(sizeof(*mem), GFP_KERNEL)))
|
|
return -ENOMEM;
|
|
mem->cli = cli;
|
|
mem->kind = kind;
|
|
mem->comp = comp;
|
|
|
|
reg->mm_node = mem;
|
|
return 0;
|
|
}
|