forked from Minki/linux
9743b38969
The SDMMC controllers have extra bits in the clock source register that adjust the delay between the clock and data to compenstate for delays on the PCB. The values need to be set from the clock code so the clock can be locked during the read-modify-write on the clock source register. Acked-by: Olof Johansson <olof@lixom.net> Signed-off-by: Colin Cross <ccross@android.com>
32 lines
869 B
C
32 lines
869 B
C
/*
|
|
* arch/arm/mach-tegra/include/mach/clk.h
|
|
*
|
|
* Copyright (C) 2010 Google, Inc.
|
|
*
|
|
* Author:
|
|
* Erik Gilling <konkers@google.com>
|
|
*
|
|
* This software is licensed under the terms of the GNU General Public
|
|
* License version 2, as published by the Free Software Foundation, and
|
|
* may be copied, distributed, and modified under those terms.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
*/
|
|
|
|
#ifndef __MACH_CLK_H
|
|
#define __MACH_CLK_H
|
|
|
|
struct clk;
|
|
|
|
void tegra_periph_reset_deassert(struct clk *c);
|
|
void tegra_periph_reset_assert(struct clk *c);
|
|
|
|
unsigned long clk_get_rate_all_locked(struct clk *c);
|
|
void tegra_sdmmc_tap_delay(struct clk *c, int delay);
|
|
|
|
#endif
|