forked from Minki/linux
6a57d104c8
This is the second batch of SoC updates for the 3.8 merge window, containing parts that had dependencies on earlier branches such that we couldn't include them with the first branch. These are general updates for Samsung Exynos, Renesas/shmobile and a topic branch that adds SMP support to Altera's socfpga platform. -----BEGIN PGP SIGNATURE----- Version: GnuPG v1.4.11 (GNU/Linux) iQIcBAABAgAGBQJQy5gxAAoJEIwa5zzehBx3ab0P/1SSJYLNcn8rieIALLZaSH17 lxVwyv/OMLmRual0eVjXN+mcNuAc05gemLUSNSrdFPrHhEGSqFz8x0C/A6o3Ovw/ OxNNX3rQiZP86vKRVmT/did7yEkMmleKng19uOyBXN2p7f6lh01Y5NFTVE1dWiZG TJPEgWI9mrarUMarL90fBu7AlXPNJwfG0opmT5QWuZmcLlaRXFTqFU2U08e5rPp5 9yrTn3fQCDx+eT7qUBiZfuH6sesMnofYWDNJSvV/aPI4UYsEcK6KyJUL8LBuTLQ7 9LHqsJNHLnlqxDsq6N/B0/pno2rhgdbkPPtl0c0xw35anHWW86IUgWgSCbu16LDZ uKDV31tIsx8yhsm8QkSKwzEjVnablhVYORGByVkNYBVSgMobdxBNFog6iX9NNQxJ 3Z1K0i65YPffDoK7CJorIxcxyvBuBR/KueUFpzEK05xzJlvhPK2NQSY5Je0qEaA3 tZYt0WfMtLC0huhLxEL/xNXuErqvj18kOSal3CHmg2LWVaKCFKNuY/B71yF7xaTc qN3RGJdb5Dyh49CCzXVBSAKJozc+pB8RauGnM//UQf49lmFzQ7oaQjxNjS3zQrjA 3LsbJ8cDbwWVKb8yRvR8BtnJl81yE58D6R/gEPjH33v4jRPLUONLyyhVI57Rf0tV SFjd8wRlsFakOQ4qnG/B =77Ct -----END PGP SIGNATURE----- Merge tag 'soc2' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc Pull ARM Soc updates, take 2, from Olof Johansson: "This is the second batch of SoC updates for the 3.8 merge window, containing parts that had dependencies on earlier branches such that we couldn't include them with the first branch. These are general updates for Samsung Exynos, Renesas/shmobile and a topic branch that adds SMP support to Altera's socfpga platform." Fix up conflicts mostly as per Olof. * tag 'soc2' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc: ARM: EXYNOS: Clock settings for SATA and SATA PHY ARM: EXYNOS: Add ARM down clock support ARM: EXYNOS: Fix i2c suspend/resume for legacy controller ARM: EXYNOS: Add aliases for i2c controller ARM: EXYNOS: Setup legacy i2c controller interrupts sh: clkfwk: fixup unsed variable warning Revert "ARM: shmobile: r8a7779: Replace modify_scu_cpu_psr with scu_power_mode" Revert "ARM: shmobile: sh73a0: Replace modify_scu_cpu_psr with scu_power_mode" Revert "ARM: shmobile: emev2: Replace modify_scu_cpu_psr with scu_power_mode" ARM: highbank: use common debug_ll_io_init ARM: shmobile: sh7372: sh7372_fsiXck_clk become non-global ARM: shmobile: sh7372: remove fsidivx clock ARM: socfpga: mark secondary_trampoline as cpuinit socfpga: map uart into virtual address space so that early_printk() works ARM: socfpga: fix build break for allyesconfig ARM: socfpga: Enable SMP for socfpga ARM: EXYNOS: Add dp clock support for EXYNOS5 ARM: SAMSUNG: call clk_get_rate for debugfs rate files ARM: SAMSUNG: add clock_tree debugfs file in clock
232 lines
5.9 KiB
C
232 lines
5.9 KiB
C
/* linux/arch/arm/mach-exynos4/cpuidle.c
|
|
*
|
|
* Copyright (c) 2011 Samsung Electronics Co., Ltd.
|
|
* http://www.samsung.com
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
* published by the Free Software Foundation.
|
|
*/
|
|
|
|
#include <linux/kernel.h>
|
|
#include <linux/init.h>
|
|
#include <linux/cpuidle.h>
|
|
#include <linux/cpu_pm.h>
|
|
#include <linux/io.h>
|
|
#include <linux/export.h>
|
|
#include <linux/time.h>
|
|
|
|
#include <asm/proc-fns.h>
|
|
#include <asm/smp_scu.h>
|
|
#include <asm/suspend.h>
|
|
#include <asm/unified.h>
|
|
#include <asm/cpuidle.h>
|
|
#include <mach/regs-clock.h>
|
|
#include <mach/regs-pmu.h>
|
|
#include <mach/pmu.h>
|
|
|
|
#include <plat/cpu.h>
|
|
|
|
#define REG_DIRECTGO_ADDR (samsung_rev() == EXYNOS4210_REV_1_1 ? \
|
|
S5P_INFORM7 : (samsung_rev() == EXYNOS4210_REV_1_0 ? \
|
|
(S5P_VA_SYSRAM + 0x24) : S5P_INFORM0))
|
|
#define REG_DIRECTGO_FLAG (samsung_rev() == EXYNOS4210_REV_1_1 ? \
|
|
S5P_INFORM6 : (samsung_rev() == EXYNOS4210_REV_1_0 ? \
|
|
(S5P_VA_SYSRAM + 0x20) : S5P_INFORM1))
|
|
|
|
#define S5P_CHECK_AFTR 0xFCBA0D10
|
|
|
|
static int exynos4_enter_lowpower(struct cpuidle_device *dev,
|
|
struct cpuidle_driver *drv,
|
|
int index);
|
|
|
|
static struct cpuidle_state exynos4_cpuidle_set[] __initdata = {
|
|
[0] = ARM_CPUIDLE_WFI_STATE,
|
|
[1] = {
|
|
.enter = exynos4_enter_lowpower,
|
|
.exit_latency = 300,
|
|
.target_residency = 100000,
|
|
.flags = CPUIDLE_FLAG_TIME_VALID,
|
|
.name = "C1",
|
|
.desc = "ARM power down",
|
|
},
|
|
};
|
|
|
|
static DEFINE_PER_CPU(struct cpuidle_device, exynos4_cpuidle_device);
|
|
|
|
static struct cpuidle_driver exynos4_idle_driver = {
|
|
.name = "exynos4_idle",
|
|
.owner = THIS_MODULE,
|
|
.en_core_tk_irqen = 1,
|
|
};
|
|
|
|
/* Ext-GIC nIRQ/nFIQ is the only wakeup source in AFTR */
|
|
static void exynos4_set_wakeupmask(void)
|
|
{
|
|
__raw_writel(0x0000ff3e, S5P_WAKEUP_MASK);
|
|
}
|
|
|
|
static unsigned int g_pwr_ctrl, g_diag_reg;
|
|
|
|
static void save_cpu_arch_register(void)
|
|
{
|
|
/*read power control register*/
|
|
asm("mrc p15, 0, %0, c15, c0, 0" : "=r"(g_pwr_ctrl) : : "cc");
|
|
/*read diagnostic register*/
|
|
asm("mrc p15, 0, %0, c15, c0, 1" : "=r"(g_diag_reg) : : "cc");
|
|
return;
|
|
}
|
|
|
|
static void restore_cpu_arch_register(void)
|
|
{
|
|
/*write power control register*/
|
|
asm("mcr p15, 0, %0, c15, c0, 0" : : "r"(g_pwr_ctrl) : "cc");
|
|
/*write diagnostic register*/
|
|
asm("mcr p15, 0, %0, c15, c0, 1" : : "r"(g_diag_reg) : "cc");
|
|
return;
|
|
}
|
|
|
|
static int idle_finisher(unsigned long flags)
|
|
{
|
|
cpu_do_idle();
|
|
return 1;
|
|
}
|
|
|
|
static int exynos4_enter_core0_aftr(struct cpuidle_device *dev,
|
|
struct cpuidle_driver *drv,
|
|
int index)
|
|
{
|
|
unsigned long tmp;
|
|
|
|
exynos4_set_wakeupmask();
|
|
|
|
/* Set value of power down register for aftr mode */
|
|
exynos_sys_powerdown_conf(SYS_AFTR);
|
|
|
|
__raw_writel(virt_to_phys(s3c_cpu_resume), REG_DIRECTGO_ADDR);
|
|
__raw_writel(S5P_CHECK_AFTR, REG_DIRECTGO_FLAG);
|
|
|
|
save_cpu_arch_register();
|
|
|
|
/* Setting Central Sequence Register for power down mode */
|
|
tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
|
|
tmp &= ~S5P_CENTRAL_LOWPWR_CFG;
|
|
__raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
|
|
|
|
cpu_pm_enter();
|
|
cpu_suspend(0, idle_finisher);
|
|
|
|
#ifdef CONFIG_SMP
|
|
if (!soc_is_exynos5250())
|
|
scu_enable(S5P_VA_SCU);
|
|
#endif
|
|
cpu_pm_exit();
|
|
|
|
restore_cpu_arch_register();
|
|
|
|
/*
|
|
* If PMU failed while entering sleep mode, WFI will be
|
|
* ignored by PMU and then exiting cpu_do_idle().
|
|
* S5P_CENTRAL_LOWPWR_CFG bit will not be set automatically
|
|
* in this situation.
|
|
*/
|
|
tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
|
|
if (!(tmp & S5P_CENTRAL_LOWPWR_CFG)) {
|
|
tmp |= S5P_CENTRAL_LOWPWR_CFG;
|
|
__raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
|
|
}
|
|
|
|
/* Clear wakeup state register */
|
|
__raw_writel(0x0, S5P_WAKEUP_STAT);
|
|
|
|
return index;
|
|
}
|
|
|
|
static int exynos4_enter_lowpower(struct cpuidle_device *dev,
|
|
struct cpuidle_driver *drv,
|
|
int index)
|
|
{
|
|
int new_index = index;
|
|
|
|
/* This mode only can be entered when other core's are offline */
|
|
if (num_online_cpus() > 1)
|
|
new_index = drv->safe_state_index;
|
|
|
|
if (new_index == 0)
|
|
return arm_cpuidle_simple_enter(dev, drv, new_index);
|
|
else
|
|
return exynos4_enter_core0_aftr(dev, drv, new_index);
|
|
}
|
|
|
|
static void __init exynos5_core_down_clk(void)
|
|
{
|
|
unsigned int tmp;
|
|
|
|
/*
|
|
* Enable arm clock down (in idle) and set arm divider
|
|
* ratios in WFI/WFE state.
|
|
*/
|
|
tmp = PWR_CTRL1_CORE2_DOWN_RATIO | \
|
|
PWR_CTRL1_CORE1_DOWN_RATIO | \
|
|
PWR_CTRL1_DIV2_DOWN_EN | \
|
|
PWR_CTRL1_DIV1_DOWN_EN | \
|
|
PWR_CTRL1_USE_CORE1_WFE | \
|
|
PWR_CTRL1_USE_CORE0_WFE | \
|
|
PWR_CTRL1_USE_CORE1_WFI | \
|
|
PWR_CTRL1_USE_CORE0_WFI;
|
|
__raw_writel(tmp, EXYNOS5_PWR_CTRL1);
|
|
|
|
/*
|
|
* Enable arm clock up (on exiting idle). Set arm divider
|
|
* ratios when not in idle along with the standby duration
|
|
* ratios.
|
|
*/
|
|
tmp = PWR_CTRL2_DIV2_UP_EN | \
|
|
PWR_CTRL2_DIV1_UP_EN | \
|
|
PWR_CTRL2_DUR_STANDBY2_VAL | \
|
|
PWR_CTRL2_DUR_STANDBY1_VAL | \
|
|
PWR_CTRL2_CORE2_UP_RATIO | \
|
|
PWR_CTRL2_CORE1_UP_RATIO;
|
|
__raw_writel(tmp, EXYNOS5_PWR_CTRL2);
|
|
}
|
|
|
|
static int __init exynos4_init_cpuidle(void)
|
|
{
|
|
int i, max_cpuidle_state, cpu_id;
|
|
struct cpuidle_device *device;
|
|
struct cpuidle_driver *drv = &exynos4_idle_driver;
|
|
|
|
if (soc_is_exynos5250())
|
|
exynos5_core_down_clk();
|
|
|
|
/* Setup cpuidle driver */
|
|
drv->state_count = (sizeof(exynos4_cpuidle_set) /
|
|
sizeof(struct cpuidle_state));
|
|
max_cpuidle_state = drv->state_count;
|
|
for (i = 0; i < max_cpuidle_state; i++) {
|
|
memcpy(&drv->states[i], &exynos4_cpuidle_set[i],
|
|
sizeof(struct cpuidle_state));
|
|
}
|
|
drv->safe_state_index = 0;
|
|
cpuidle_register_driver(&exynos4_idle_driver);
|
|
|
|
for_each_cpu(cpu_id, cpu_online_mask) {
|
|
device = &per_cpu(exynos4_cpuidle_device, cpu_id);
|
|
device->cpu = cpu_id;
|
|
|
|
if (cpu_id == 0)
|
|
device->state_count = (sizeof(exynos4_cpuidle_set) /
|
|
sizeof(struct cpuidle_state));
|
|
else
|
|
device->state_count = 1; /* Support IDLE only */
|
|
|
|
if (cpuidle_register_device(device)) {
|
|
printk(KERN_ERR "CPUidle register device failed\n,");
|
|
return -EIO;
|
|
}
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
device_initcall(exynos4_init_cpuidle);
|