forked from Minki/linux
aaa36a976b
This adds initial support for VI asics. This includes Iceland, Tonga, and Carrizo. Our inital focus as been Carrizo, so there are still gaps in support for Tonga and Iceland, notably power management. Acked-by: Christian König <christian.koenig@amd.com> Acked-by: Jammy Zhou <Jammy.Zhou@amd.com> Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
2168 lines
117 KiB
C
2168 lines
117 KiB
C
/*
|
|
* Copyright (C) 2014 Advanced Micro Devices, Inc.
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included
|
|
* in all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
|
|
* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
|
|
* AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
|
|
* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
*
|
|
*/
|
|
|
|
#ifndef __ICELAND_SDMA_PKT_OPEN_H_
|
|
#define __ICELAND_SDMA_PKT_OPEN_H_
|
|
|
|
#define SDMA_OP_NOP 0
|
|
#define SDMA_OP_COPY 1
|
|
#define SDMA_OP_WRITE 2
|
|
#define SDMA_OP_INDIRECT 4
|
|
#define SDMA_OP_FENCE 5
|
|
#define SDMA_OP_TRAP 6
|
|
#define SDMA_OP_SEM 7
|
|
#define SDMA_OP_POLL_REGMEM 8
|
|
#define SDMA_OP_COND_EXE 9
|
|
#define SDMA_OP_ATOMIC 10
|
|
#define SDMA_OP_CONST_FILL 11
|
|
#define SDMA_OP_GEN_PTEPDE 12
|
|
#define SDMA_OP_TIMESTAMP 13
|
|
#define SDMA_OP_SRBM_WRITE 14
|
|
#define SDMA_OP_PRE_EXE 15
|
|
#define SDMA_SUBOP_TIMESTAMP_SET 0
|
|
#define SDMA_SUBOP_TIMESTAMP_GET 1
|
|
#define SDMA_SUBOP_TIMESTAMP_GET_GLOBAL 2
|
|
#define SDMA_SUBOP_COPY_LINEAR 0
|
|
#define SDMA_SUBOP_COPY_LINEAR_SUB_WIND 4
|
|
#define SDMA_SUBOP_COPY_TILED 1
|
|
#define SDMA_SUBOP_COPY_TILED_SUB_WIND 5
|
|
#define SDMA_SUBOP_COPY_T2T_SUB_WIND 6
|
|
#define SDMA_SUBOP_COPY_SOA 3
|
|
#define SDMA_SUBOP_WRITE_LINEAR 0
|
|
#define SDMA_SUBOP_WRITE_TILED 1
|
|
|
|
/*define for op field*/
|
|
#define SDMA_PKT_HEADER_op_offset 0
|
|
#define SDMA_PKT_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_HEADER_op_shift 0
|
|
#define SDMA_PKT_HEADER_OP(x) (((x) & SDMA_PKT_HEADER_op_mask) << SDMA_PKT_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_HEADER_SUB_OP(x) (((x) & SDMA_PKT_HEADER_sub_op_mask) << SDMA_PKT_HEADER_sub_op_shift)
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_COPY_LINEAR packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_COPY_LINEAR_HEADER_op_offset 0
|
|
#define SDMA_PKT_COPY_LINEAR_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_COPY_LINEAR_HEADER_op_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_HEADER_OP(x) (((x) & SDMA_PKT_COPY_LINEAR_HEADER_op_mask) << SDMA_PKT_COPY_LINEAR_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_COPY_LINEAR_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_COPY_LINEAR_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_COPY_LINEAR_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_COPY_LINEAR_HEADER_SUB_OP(x) (((x) & SDMA_PKT_COPY_LINEAR_HEADER_sub_op_mask) << SDMA_PKT_COPY_LINEAR_HEADER_sub_op_shift)
|
|
|
|
/*define for broadcast field*/
|
|
#define SDMA_PKT_COPY_LINEAR_HEADER_broadcast_offset 0
|
|
#define SDMA_PKT_COPY_LINEAR_HEADER_broadcast_mask 0x00000001
|
|
#define SDMA_PKT_COPY_LINEAR_HEADER_broadcast_shift 27
|
|
#define SDMA_PKT_COPY_LINEAR_HEADER_BROADCAST(x) (((x) & SDMA_PKT_COPY_LINEAR_HEADER_broadcast_mask) << SDMA_PKT_COPY_LINEAR_HEADER_broadcast_shift)
|
|
|
|
/*define for COUNT word*/
|
|
/*define for count field*/
|
|
#define SDMA_PKT_COPY_LINEAR_COUNT_count_offset 1
|
|
#define SDMA_PKT_COPY_LINEAR_COUNT_count_mask 0x003FFFFF
|
|
#define SDMA_PKT_COPY_LINEAR_COUNT_count_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_COUNT_COUNT(x) (((x) & SDMA_PKT_COPY_LINEAR_COUNT_count_mask) << SDMA_PKT_COPY_LINEAR_COUNT_count_shift)
|
|
|
|
/*define for PARAMETER word*/
|
|
/*define for dst_sw field*/
|
|
#define SDMA_PKT_COPY_LINEAR_PARAMETER_dst_sw_offset 2
|
|
#define SDMA_PKT_COPY_LINEAR_PARAMETER_dst_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_LINEAR_PARAMETER_dst_sw_shift 16
|
|
#define SDMA_PKT_COPY_LINEAR_PARAMETER_DST_SW(x) (((x) & SDMA_PKT_COPY_LINEAR_PARAMETER_dst_sw_mask) << SDMA_PKT_COPY_LINEAR_PARAMETER_dst_sw_shift)
|
|
|
|
/*define for dst_ha field*/
|
|
#define SDMA_PKT_COPY_LINEAR_PARAMETER_dst_ha_offset 2
|
|
#define SDMA_PKT_COPY_LINEAR_PARAMETER_dst_ha_mask 0x00000001
|
|
#define SDMA_PKT_COPY_LINEAR_PARAMETER_dst_ha_shift 22
|
|
#define SDMA_PKT_COPY_LINEAR_PARAMETER_DST_HA(x) (((x) & SDMA_PKT_COPY_LINEAR_PARAMETER_dst_ha_mask) << SDMA_PKT_COPY_LINEAR_PARAMETER_dst_ha_shift)
|
|
|
|
/*define for src_sw field*/
|
|
#define SDMA_PKT_COPY_LINEAR_PARAMETER_src_sw_offset 2
|
|
#define SDMA_PKT_COPY_LINEAR_PARAMETER_src_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_LINEAR_PARAMETER_src_sw_shift 24
|
|
#define SDMA_PKT_COPY_LINEAR_PARAMETER_SRC_SW(x) (((x) & SDMA_PKT_COPY_LINEAR_PARAMETER_src_sw_mask) << SDMA_PKT_COPY_LINEAR_PARAMETER_src_sw_shift)
|
|
|
|
/*define for src_ha field*/
|
|
#define SDMA_PKT_COPY_LINEAR_PARAMETER_src_ha_offset 2
|
|
#define SDMA_PKT_COPY_LINEAR_PARAMETER_src_ha_mask 0x00000001
|
|
#define SDMA_PKT_COPY_LINEAR_PARAMETER_src_ha_shift 30
|
|
#define SDMA_PKT_COPY_LINEAR_PARAMETER_SRC_HA(x) (((x) & SDMA_PKT_COPY_LINEAR_PARAMETER_src_ha_mask) << SDMA_PKT_COPY_LINEAR_PARAMETER_src_ha_shift)
|
|
|
|
/*define for SRC_ADDR_LO word*/
|
|
/*define for src_addr_31_0 field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SRC_ADDR_LO_src_addr_31_0_offset 3
|
|
#define SDMA_PKT_COPY_LINEAR_SRC_ADDR_LO_src_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_LINEAR_SRC_ADDR_LO_src_addr_31_0_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_SRC_ADDR_LO_SRC_ADDR_31_0(x) (((x) & SDMA_PKT_COPY_LINEAR_SRC_ADDR_LO_src_addr_31_0_mask) << SDMA_PKT_COPY_LINEAR_SRC_ADDR_LO_src_addr_31_0_shift)
|
|
|
|
/*define for SRC_ADDR_HI word*/
|
|
/*define for src_addr_63_32 field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SRC_ADDR_HI_src_addr_63_32_offset 4
|
|
#define SDMA_PKT_COPY_LINEAR_SRC_ADDR_HI_src_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_LINEAR_SRC_ADDR_HI_src_addr_63_32_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_SRC_ADDR_HI_SRC_ADDR_63_32(x) (((x) & SDMA_PKT_COPY_LINEAR_SRC_ADDR_HI_src_addr_63_32_mask) << SDMA_PKT_COPY_LINEAR_SRC_ADDR_HI_src_addr_63_32_shift)
|
|
|
|
/*define for DST_ADDR_LO word*/
|
|
/*define for dst_addr_31_0 field*/
|
|
#define SDMA_PKT_COPY_LINEAR_DST_ADDR_LO_dst_addr_31_0_offset 5
|
|
#define SDMA_PKT_COPY_LINEAR_DST_ADDR_LO_dst_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_LINEAR_DST_ADDR_LO_dst_addr_31_0_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_DST_ADDR_LO_DST_ADDR_31_0(x) (((x) & SDMA_PKT_COPY_LINEAR_DST_ADDR_LO_dst_addr_31_0_mask) << SDMA_PKT_COPY_LINEAR_DST_ADDR_LO_dst_addr_31_0_shift)
|
|
|
|
/*define for DST_ADDR_HI word*/
|
|
/*define for dst_addr_63_32 field*/
|
|
#define SDMA_PKT_COPY_LINEAR_DST_ADDR_HI_dst_addr_63_32_offset 6
|
|
#define SDMA_PKT_COPY_LINEAR_DST_ADDR_HI_dst_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_LINEAR_DST_ADDR_HI_dst_addr_63_32_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_DST_ADDR_HI_DST_ADDR_63_32(x) (((x) & SDMA_PKT_COPY_LINEAR_DST_ADDR_HI_dst_addr_63_32_mask) << SDMA_PKT_COPY_LINEAR_DST_ADDR_HI_dst_addr_63_32_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_COPY_BROADCAST_LINEAR packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_op_offset 0
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_op_shift 0
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_OP(x) (((x) & SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_op_mask) << SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_SUB_OP(x) (((x) & SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_sub_op_mask) << SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_sub_op_shift)
|
|
|
|
/*define for broadcast field*/
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_broadcast_offset 0
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_broadcast_mask 0x00000001
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_broadcast_shift 27
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_BROADCAST(x) (((x) & SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_broadcast_mask) << SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_broadcast_shift)
|
|
|
|
/*define for COUNT word*/
|
|
/*define for count field*/
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_COUNT_count_offset 1
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_COUNT_count_mask 0x003FFFFF
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_COUNT_count_shift 0
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_COUNT_COUNT(x) (((x) & SDMA_PKT_COPY_BROADCAST_LINEAR_COUNT_count_mask) << SDMA_PKT_COPY_BROADCAST_LINEAR_COUNT_count_shift)
|
|
|
|
/*define for PARAMETER word*/
|
|
/*define for dst2_sw field*/
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst2_sw_offset 2
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst2_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst2_sw_shift 8
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_DST2_SW(x) (((x) & SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst2_sw_mask) << SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst2_sw_shift)
|
|
|
|
/*define for dst2_ha field*/
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst2_ha_offset 2
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst2_ha_mask 0x00000001
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst2_ha_shift 14
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_DST2_HA(x) (((x) & SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst2_ha_mask) << SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst2_ha_shift)
|
|
|
|
/*define for dst1_sw field*/
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst1_sw_offset 2
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst1_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst1_sw_shift 16
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_DST1_SW(x) (((x) & SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst1_sw_mask) << SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst1_sw_shift)
|
|
|
|
/*define for dst1_ha field*/
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst1_ha_offset 2
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst1_ha_mask 0x00000001
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst1_ha_shift 22
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_DST1_HA(x) (((x) & SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst1_ha_mask) << SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst1_ha_shift)
|
|
|
|
/*define for src_sw field*/
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_src_sw_offset 2
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_src_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_src_sw_shift 24
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_SRC_SW(x) (((x) & SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_src_sw_mask) << SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_src_sw_shift)
|
|
|
|
/*define for src_ha field*/
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_src_ha_offset 2
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_src_ha_mask 0x00000001
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_src_ha_shift 30
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_SRC_HA(x) (((x) & SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_src_ha_mask) << SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_src_ha_shift)
|
|
|
|
/*define for SRC_ADDR_LO word*/
|
|
/*define for src_addr_31_0 field*/
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_LO_src_addr_31_0_offset 3
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_LO_src_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_LO_src_addr_31_0_shift 0
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_LO_SRC_ADDR_31_0(x) (((x) & SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_LO_src_addr_31_0_mask) << SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_LO_src_addr_31_0_shift)
|
|
|
|
/*define for SRC_ADDR_HI word*/
|
|
/*define for src_addr_63_32 field*/
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_HI_src_addr_63_32_offset 4
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_HI_src_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_HI_src_addr_63_32_shift 0
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_HI_SRC_ADDR_63_32(x) (((x) & SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_HI_src_addr_63_32_mask) << SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_HI_src_addr_63_32_shift)
|
|
|
|
/*define for DST1_ADDR_LO word*/
|
|
/*define for dst1_addr_31_0 field*/
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_LO_dst1_addr_31_0_offset 5
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_LO_dst1_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_LO_dst1_addr_31_0_shift 0
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_LO_DST1_ADDR_31_0(x) (((x) & SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_LO_dst1_addr_31_0_mask) << SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_LO_dst1_addr_31_0_shift)
|
|
|
|
/*define for DST1_ADDR_HI word*/
|
|
/*define for dst1_addr_63_32 field*/
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_HI_dst1_addr_63_32_offset 6
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_HI_dst1_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_HI_dst1_addr_63_32_shift 0
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_HI_DST1_ADDR_63_32(x) (((x) & SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_HI_dst1_addr_63_32_mask) << SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_HI_dst1_addr_63_32_shift)
|
|
|
|
/*define for DST2_ADDR_LO word*/
|
|
/*define for dst2_addr_31_0 field*/
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_LO_dst2_addr_31_0_offset 7
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_LO_dst2_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_LO_dst2_addr_31_0_shift 0
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_LO_DST2_ADDR_31_0(x) (((x) & SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_LO_dst2_addr_31_0_mask) << SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_LO_dst2_addr_31_0_shift)
|
|
|
|
/*define for DST2_ADDR_HI word*/
|
|
/*define for dst2_addr_63_32 field*/
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_HI_dst2_addr_63_32_offset 8
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_HI_dst2_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_HI_dst2_addr_63_32_shift 0
|
|
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_HI_DST2_ADDR_63_32(x) (((x) & SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_HI_dst2_addr_63_32_mask) << SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_HI_dst2_addr_63_32_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_COPY_LINEAR_SUBWIN packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_op_offset 0
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_op_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_OP(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_op_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_SUB_OP(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_sub_op_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_sub_op_shift)
|
|
|
|
/*define for elementsize field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_elementsize_offset 0
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_elementsize_mask 0x00000007
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_elementsize_shift 29
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_ELEMENTSIZE(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_elementsize_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_elementsize_shift)
|
|
|
|
/*define for SRC_ADDR_LO word*/
|
|
/*define for src_addr_31_0 field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_LO_src_addr_31_0_offset 1
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_LO_src_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_LO_src_addr_31_0_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_LO_SRC_ADDR_31_0(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_LO_src_addr_31_0_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_LO_src_addr_31_0_shift)
|
|
|
|
/*define for SRC_ADDR_HI word*/
|
|
/*define for src_addr_63_32 field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_HI_src_addr_63_32_offset 2
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_HI_src_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_HI_src_addr_63_32_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_HI_SRC_ADDR_63_32(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_HI_src_addr_63_32_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_HI_src_addr_63_32_shift)
|
|
|
|
/*define for DW_3 word*/
|
|
/*define for src_x field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_src_x_offset 3
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_src_x_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_src_x_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_SRC_X(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_src_x_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_src_x_shift)
|
|
|
|
/*define for src_y field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_src_y_offset 3
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_src_y_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_src_y_shift 16
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_SRC_Y(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_src_y_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_src_y_shift)
|
|
|
|
/*define for DW_4 word*/
|
|
/*define for src_z field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_src_z_offset 4
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_src_z_mask 0x000007FF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_src_z_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_SRC_Z(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_src_z_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_src_z_shift)
|
|
|
|
/*define for src_pitch field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_src_pitch_offset 4
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_src_pitch_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_src_pitch_shift 16
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_SRC_PITCH(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_src_pitch_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_src_pitch_shift)
|
|
|
|
/*define for DW_5 word*/
|
|
/*define for src_slice_pitch field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_5_src_slice_pitch_offset 5
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_5_src_slice_pitch_mask 0x0FFFFFFF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_5_src_slice_pitch_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_5_SRC_SLICE_PITCH(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DW_5_src_slice_pitch_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DW_5_src_slice_pitch_shift)
|
|
|
|
/*define for DST_ADDR_LO word*/
|
|
/*define for dst_addr_31_0 field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_LO_dst_addr_31_0_offset 6
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_LO_dst_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_LO_dst_addr_31_0_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_LO_DST_ADDR_31_0(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_LO_dst_addr_31_0_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_LO_dst_addr_31_0_shift)
|
|
|
|
/*define for DST_ADDR_HI word*/
|
|
/*define for dst_addr_63_32 field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_HI_dst_addr_63_32_offset 7
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_HI_dst_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_HI_dst_addr_63_32_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_HI_DST_ADDR_63_32(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_HI_dst_addr_63_32_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_HI_dst_addr_63_32_shift)
|
|
|
|
/*define for DW_8 word*/
|
|
/*define for dst_x field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_dst_x_offset 8
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_dst_x_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_dst_x_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_DST_X(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_dst_x_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_dst_x_shift)
|
|
|
|
/*define for dst_y field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_dst_y_offset 8
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_dst_y_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_dst_y_shift 16
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_DST_Y(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_dst_y_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_dst_y_shift)
|
|
|
|
/*define for DW_9 word*/
|
|
/*define for dst_z field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_dst_z_offset 9
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_dst_z_mask 0x000007FF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_dst_z_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_DST_Z(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_dst_z_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_dst_z_shift)
|
|
|
|
/*define for dst_pitch field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_dst_pitch_offset 9
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_dst_pitch_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_dst_pitch_shift 16
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_DST_PITCH(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_dst_pitch_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_dst_pitch_shift)
|
|
|
|
/*define for DW_10 word*/
|
|
/*define for dst_slice_pitch field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_10_dst_slice_pitch_offset 10
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_10_dst_slice_pitch_mask 0x0FFFFFFF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_10_dst_slice_pitch_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_10_DST_SLICE_PITCH(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DW_10_dst_slice_pitch_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DW_10_dst_slice_pitch_shift)
|
|
|
|
/*define for DW_11 word*/
|
|
/*define for rect_x field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_rect_x_offset 11
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_rect_x_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_rect_x_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_RECT_X(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_rect_x_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_rect_x_shift)
|
|
|
|
/*define for rect_y field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_rect_y_offset 11
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_rect_y_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_rect_y_shift 16
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_RECT_Y(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_rect_y_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_rect_y_shift)
|
|
|
|
/*define for DW_12 word*/
|
|
/*define for rect_z field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_rect_z_offset 12
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_rect_z_mask 0x000007FF
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_rect_z_shift 0
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_RECT_Z(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_rect_z_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_rect_z_shift)
|
|
|
|
/*define for dst_sw field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_dst_sw_offset 12
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_dst_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_dst_sw_shift 16
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_DST_SW(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_dst_sw_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_dst_sw_shift)
|
|
|
|
/*define for dst_ha field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_dst_ha_offset 12
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_dst_ha_mask 0x00000001
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_dst_ha_shift 22
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_DST_HA(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_dst_ha_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_dst_ha_shift)
|
|
|
|
/*define for src_sw field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_src_sw_offset 12
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_src_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_src_sw_shift 24
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_SRC_SW(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_src_sw_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_src_sw_shift)
|
|
|
|
/*define for src_ha field*/
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_src_ha_offset 12
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_src_ha_mask 0x00000001
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_src_ha_shift 30
|
|
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_SRC_HA(x) (((x) & SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_src_ha_mask) << SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_src_ha_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_COPY_TILED packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_COPY_TILED_HEADER_op_offset 0
|
|
#define SDMA_PKT_COPY_TILED_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_COPY_TILED_HEADER_op_shift 0
|
|
#define SDMA_PKT_COPY_TILED_HEADER_OP(x) (((x) & SDMA_PKT_COPY_TILED_HEADER_op_mask) << SDMA_PKT_COPY_TILED_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_COPY_TILED_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_COPY_TILED_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_COPY_TILED_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_COPY_TILED_HEADER_SUB_OP(x) (((x) & SDMA_PKT_COPY_TILED_HEADER_sub_op_mask) << SDMA_PKT_COPY_TILED_HEADER_sub_op_shift)
|
|
|
|
/*define for detile field*/
|
|
#define SDMA_PKT_COPY_TILED_HEADER_detile_offset 0
|
|
#define SDMA_PKT_COPY_TILED_HEADER_detile_mask 0x00000001
|
|
#define SDMA_PKT_COPY_TILED_HEADER_detile_shift 31
|
|
#define SDMA_PKT_COPY_TILED_HEADER_DETILE(x) (((x) & SDMA_PKT_COPY_TILED_HEADER_detile_mask) << SDMA_PKT_COPY_TILED_HEADER_detile_shift)
|
|
|
|
/*define for TILED_ADDR_LO word*/
|
|
/*define for tiled_addr_31_0 field*/
|
|
#define SDMA_PKT_COPY_TILED_TILED_ADDR_LO_tiled_addr_31_0_offset 1
|
|
#define SDMA_PKT_COPY_TILED_TILED_ADDR_LO_tiled_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_TILED_TILED_ADDR_LO_tiled_addr_31_0_shift 0
|
|
#define SDMA_PKT_COPY_TILED_TILED_ADDR_LO_TILED_ADDR_31_0(x) (((x) & SDMA_PKT_COPY_TILED_TILED_ADDR_LO_tiled_addr_31_0_mask) << SDMA_PKT_COPY_TILED_TILED_ADDR_LO_tiled_addr_31_0_shift)
|
|
|
|
/*define for TILED_ADDR_HI word*/
|
|
/*define for tiled_addr_63_32 field*/
|
|
#define SDMA_PKT_COPY_TILED_TILED_ADDR_HI_tiled_addr_63_32_offset 2
|
|
#define SDMA_PKT_COPY_TILED_TILED_ADDR_HI_tiled_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_TILED_TILED_ADDR_HI_tiled_addr_63_32_shift 0
|
|
#define SDMA_PKT_COPY_TILED_TILED_ADDR_HI_TILED_ADDR_63_32(x) (((x) & SDMA_PKT_COPY_TILED_TILED_ADDR_HI_tiled_addr_63_32_mask) << SDMA_PKT_COPY_TILED_TILED_ADDR_HI_tiled_addr_63_32_shift)
|
|
|
|
/*define for DW_3 word*/
|
|
/*define for pitch_in_tile field*/
|
|
#define SDMA_PKT_COPY_TILED_DW_3_pitch_in_tile_offset 3
|
|
#define SDMA_PKT_COPY_TILED_DW_3_pitch_in_tile_mask 0x000007FF
|
|
#define SDMA_PKT_COPY_TILED_DW_3_pitch_in_tile_shift 0
|
|
#define SDMA_PKT_COPY_TILED_DW_3_PITCH_IN_TILE(x) (((x) & SDMA_PKT_COPY_TILED_DW_3_pitch_in_tile_mask) << SDMA_PKT_COPY_TILED_DW_3_pitch_in_tile_shift)
|
|
|
|
/*define for height field*/
|
|
#define SDMA_PKT_COPY_TILED_DW_3_height_offset 3
|
|
#define SDMA_PKT_COPY_TILED_DW_3_height_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_TILED_DW_3_height_shift 16
|
|
#define SDMA_PKT_COPY_TILED_DW_3_HEIGHT(x) (((x) & SDMA_PKT_COPY_TILED_DW_3_height_mask) << SDMA_PKT_COPY_TILED_DW_3_height_shift)
|
|
|
|
/*define for DW_4 word*/
|
|
/*define for slice_pitch field*/
|
|
#define SDMA_PKT_COPY_TILED_DW_4_slice_pitch_offset 4
|
|
#define SDMA_PKT_COPY_TILED_DW_4_slice_pitch_mask 0x003FFFFF
|
|
#define SDMA_PKT_COPY_TILED_DW_4_slice_pitch_shift 0
|
|
#define SDMA_PKT_COPY_TILED_DW_4_SLICE_PITCH(x) (((x) & SDMA_PKT_COPY_TILED_DW_4_slice_pitch_mask) << SDMA_PKT_COPY_TILED_DW_4_slice_pitch_shift)
|
|
|
|
/*define for DW_5 word*/
|
|
/*define for element_size field*/
|
|
#define SDMA_PKT_COPY_TILED_DW_5_element_size_offset 5
|
|
#define SDMA_PKT_COPY_TILED_DW_5_element_size_mask 0x00000007
|
|
#define SDMA_PKT_COPY_TILED_DW_5_element_size_shift 0
|
|
#define SDMA_PKT_COPY_TILED_DW_5_ELEMENT_SIZE(x) (((x) & SDMA_PKT_COPY_TILED_DW_5_element_size_mask) << SDMA_PKT_COPY_TILED_DW_5_element_size_shift)
|
|
|
|
/*define for array_mode field*/
|
|
#define SDMA_PKT_COPY_TILED_DW_5_array_mode_offset 5
|
|
#define SDMA_PKT_COPY_TILED_DW_5_array_mode_mask 0x0000000F
|
|
#define SDMA_PKT_COPY_TILED_DW_5_array_mode_shift 3
|
|
#define SDMA_PKT_COPY_TILED_DW_5_ARRAY_MODE(x) (((x) & SDMA_PKT_COPY_TILED_DW_5_array_mode_mask) << SDMA_PKT_COPY_TILED_DW_5_array_mode_shift)
|
|
|
|
/*define for mit_mode field*/
|
|
#define SDMA_PKT_COPY_TILED_DW_5_mit_mode_offset 5
|
|
#define SDMA_PKT_COPY_TILED_DW_5_mit_mode_mask 0x00000007
|
|
#define SDMA_PKT_COPY_TILED_DW_5_mit_mode_shift 8
|
|
#define SDMA_PKT_COPY_TILED_DW_5_MIT_MODE(x) (((x) & SDMA_PKT_COPY_TILED_DW_5_mit_mode_mask) << SDMA_PKT_COPY_TILED_DW_5_mit_mode_shift)
|
|
|
|
/*define for tilesplit_size field*/
|
|
#define SDMA_PKT_COPY_TILED_DW_5_tilesplit_size_offset 5
|
|
#define SDMA_PKT_COPY_TILED_DW_5_tilesplit_size_mask 0x00000007
|
|
#define SDMA_PKT_COPY_TILED_DW_5_tilesplit_size_shift 11
|
|
#define SDMA_PKT_COPY_TILED_DW_5_TILESPLIT_SIZE(x) (((x) & SDMA_PKT_COPY_TILED_DW_5_tilesplit_size_mask) << SDMA_PKT_COPY_TILED_DW_5_tilesplit_size_shift)
|
|
|
|
/*define for bank_w field*/
|
|
#define SDMA_PKT_COPY_TILED_DW_5_bank_w_offset 5
|
|
#define SDMA_PKT_COPY_TILED_DW_5_bank_w_mask 0x00000003
|
|
#define SDMA_PKT_COPY_TILED_DW_5_bank_w_shift 15
|
|
#define SDMA_PKT_COPY_TILED_DW_5_BANK_W(x) (((x) & SDMA_PKT_COPY_TILED_DW_5_bank_w_mask) << SDMA_PKT_COPY_TILED_DW_5_bank_w_shift)
|
|
|
|
/*define for bank_h field*/
|
|
#define SDMA_PKT_COPY_TILED_DW_5_bank_h_offset 5
|
|
#define SDMA_PKT_COPY_TILED_DW_5_bank_h_mask 0x00000003
|
|
#define SDMA_PKT_COPY_TILED_DW_5_bank_h_shift 18
|
|
#define SDMA_PKT_COPY_TILED_DW_5_BANK_H(x) (((x) & SDMA_PKT_COPY_TILED_DW_5_bank_h_mask) << SDMA_PKT_COPY_TILED_DW_5_bank_h_shift)
|
|
|
|
/*define for num_bank field*/
|
|
#define SDMA_PKT_COPY_TILED_DW_5_num_bank_offset 5
|
|
#define SDMA_PKT_COPY_TILED_DW_5_num_bank_mask 0x00000003
|
|
#define SDMA_PKT_COPY_TILED_DW_5_num_bank_shift 21
|
|
#define SDMA_PKT_COPY_TILED_DW_5_NUM_BANK(x) (((x) & SDMA_PKT_COPY_TILED_DW_5_num_bank_mask) << SDMA_PKT_COPY_TILED_DW_5_num_bank_shift)
|
|
|
|
/*define for mat_aspt field*/
|
|
#define SDMA_PKT_COPY_TILED_DW_5_mat_aspt_offset 5
|
|
#define SDMA_PKT_COPY_TILED_DW_5_mat_aspt_mask 0x00000003
|
|
#define SDMA_PKT_COPY_TILED_DW_5_mat_aspt_shift 24
|
|
#define SDMA_PKT_COPY_TILED_DW_5_MAT_ASPT(x) (((x) & SDMA_PKT_COPY_TILED_DW_5_mat_aspt_mask) << SDMA_PKT_COPY_TILED_DW_5_mat_aspt_shift)
|
|
|
|
/*define for pipe_config field*/
|
|
#define SDMA_PKT_COPY_TILED_DW_5_pipe_config_offset 5
|
|
#define SDMA_PKT_COPY_TILED_DW_5_pipe_config_mask 0x0000001F
|
|
#define SDMA_PKT_COPY_TILED_DW_5_pipe_config_shift 26
|
|
#define SDMA_PKT_COPY_TILED_DW_5_PIPE_CONFIG(x) (((x) & SDMA_PKT_COPY_TILED_DW_5_pipe_config_mask) << SDMA_PKT_COPY_TILED_DW_5_pipe_config_shift)
|
|
|
|
/*define for DW_6 word*/
|
|
/*define for x field*/
|
|
#define SDMA_PKT_COPY_TILED_DW_6_x_offset 6
|
|
#define SDMA_PKT_COPY_TILED_DW_6_x_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_TILED_DW_6_x_shift 0
|
|
#define SDMA_PKT_COPY_TILED_DW_6_X(x) (((x) & SDMA_PKT_COPY_TILED_DW_6_x_mask) << SDMA_PKT_COPY_TILED_DW_6_x_shift)
|
|
|
|
/*define for y field*/
|
|
#define SDMA_PKT_COPY_TILED_DW_6_y_offset 6
|
|
#define SDMA_PKT_COPY_TILED_DW_6_y_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_TILED_DW_6_y_shift 16
|
|
#define SDMA_PKT_COPY_TILED_DW_6_Y(x) (((x) & SDMA_PKT_COPY_TILED_DW_6_y_mask) << SDMA_PKT_COPY_TILED_DW_6_y_shift)
|
|
|
|
/*define for DW_7 word*/
|
|
/*define for z field*/
|
|
#define SDMA_PKT_COPY_TILED_DW_7_z_offset 7
|
|
#define SDMA_PKT_COPY_TILED_DW_7_z_mask 0x00000FFF
|
|
#define SDMA_PKT_COPY_TILED_DW_7_z_shift 0
|
|
#define SDMA_PKT_COPY_TILED_DW_7_Z(x) (((x) & SDMA_PKT_COPY_TILED_DW_7_z_mask) << SDMA_PKT_COPY_TILED_DW_7_z_shift)
|
|
|
|
/*define for linear_sw field*/
|
|
#define SDMA_PKT_COPY_TILED_DW_7_linear_sw_offset 7
|
|
#define SDMA_PKT_COPY_TILED_DW_7_linear_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_TILED_DW_7_linear_sw_shift 16
|
|
#define SDMA_PKT_COPY_TILED_DW_7_LINEAR_SW(x) (((x) & SDMA_PKT_COPY_TILED_DW_7_linear_sw_mask) << SDMA_PKT_COPY_TILED_DW_7_linear_sw_shift)
|
|
|
|
/*define for tile_sw field*/
|
|
#define SDMA_PKT_COPY_TILED_DW_7_tile_sw_offset 7
|
|
#define SDMA_PKT_COPY_TILED_DW_7_tile_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_TILED_DW_7_tile_sw_shift 24
|
|
#define SDMA_PKT_COPY_TILED_DW_7_TILE_SW(x) (((x) & SDMA_PKT_COPY_TILED_DW_7_tile_sw_mask) << SDMA_PKT_COPY_TILED_DW_7_tile_sw_shift)
|
|
|
|
/*define for LINEAR_ADDR_LO word*/
|
|
/*define for linear_addr_31_0 field*/
|
|
#define SDMA_PKT_COPY_TILED_LINEAR_ADDR_LO_linear_addr_31_0_offset 8
|
|
#define SDMA_PKT_COPY_TILED_LINEAR_ADDR_LO_linear_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_TILED_LINEAR_ADDR_LO_linear_addr_31_0_shift 0
|
|
#define SDMA_PKT_COPY_TILED_LINEAR_ADDR_LO_LINEAR_ADDR_31_0(x) (((x) & SDMA_PKT_COPY_TILED_LINEAR_ADDR_LO_linear_addr_31_0_mask) << SDMA_PKT_COPY_TILED_LINEAR_ADDR_LO_linear_addr_31_0_shift)
|
|
|
|
/*define for LINEAR_ADDR_HI word*/
|
|
/*define for linear_addr_63_32 field*/
|
|
#define SDMA_PKT_COPY_TILED_LINEAR_ADDR_HI_linear_addr_63_32_offset 9
|
|
#define SDMA_PKT_COPY_TILED_LINEAR_ADDR_HI_linear_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_TILED_LINEAR_ADDR_HI_linear_addr_63_32_shift 0
|
|
#define SDMA_PKT_COPY_TILED_LINEAR_ADDR_HI_LINEAR_ADDR_63_32(x) (((x) & SDMA_PKT_COPY_TILED_LINEAR_ADDR_HI_linear_addr_63_32_mask) << SDMA_PKT_COPY_TILED_LINEAR_ADDR_HI_linear_addr_63_32_shift)
|
|
|
|
/*define for LINEAR_PITCH word*/
|
|
/*define for linear_pitch field*/
|
|
#define SDMA_PKT_COPY_TILED_LINEAR_PITCH_linear_pitch_offset 10
|
|
#define SDMA_PKT_COPY_TILED_LINEAR_PITCH_linear_pitch_mask 0x0007FFFF
|
|
#define SDMA_PKT_COPY_TILED_LINEAR_PITCH_linear_pitch_shift 0
|
|
#define SDMA_PKT_COPY_TILED_LINEAR_PITCH_LINEAR_PITCH(x) (((x) & SDMA_PKT_COPY_TILED_LINEAR_PITCH_linear_pitch_mask) << SDMA_PKT_COPY_TILED_LINEAR_PITCH_linear_pitch_shift)
|
|
|
|
/*define for COUNT word*/
|
|
/*define for count field*/
|
|
#define SDMA_PKT_COPY_TILED_COUNT_count_offset 11
|
|
#define SDMA_PKT_COPY_TILED_COUNT_count_mask 0x000FFFFF
|
|
#define SDMA_PKT_COPY_TILED_COUNT_count_shift 0
|
|
#define SDMA_PKT_COPY_TILED_COUNT_COUNT(x) (((x) & SDMA_PKT_COPY_TILED_COUNT_count_mask) << SDMA_PKT_COPY_TILED_COUNT_count_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_COPY_L2T_BROADCAST packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_op_offset 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_op_shift 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_OP(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_HEADER_op_mask) << SDMA_PKT_COPY_L2T_BROADCAST_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_SUB_OP(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_HEADER_sub_op_mask) << SDMA_PKT_COPY_L2T_BROADCAST_HEADER_sub_op_shift)
|
|
|
|
/*define for videocopy field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_videocopy_offset 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_videocopy_mask 0x00000001
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_videocopy_shift 26
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_VIDEOCOPY(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_HEADER_videocopy_mask) << SDMA_PKT_COPY_L2T_BROADCAST_HEADER_videocopy_shift)
|
|
|
|
/*define for broadcast field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_broadcast_offset 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_broadcast_mask 0x00000001
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_broadcast_shift 27
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_BROADCAST(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_HEADER_broadcast_mask) << SDMA_PKT_COPY_L2T_BROADCAST_HEADER_broadcast_shift)
|
|
|
|
/*define for TILED_ADDR_LO_0 word*/
|
|
/*define for tiled_addr0_31_0 field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_0_tiled_addr0_31_0_offset 1
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_0_tiled_addr0_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_0_tiled_addr0_31_0_shift 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_0_TILED_ADDR0_31_0(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_0_tiled_addr0_31_0_mask) << SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_0_tiled_addr0_31_0_shift)
|
|
|
|
/*define for TILED_ADDR_HI_0 word*/
|
|
/*define for tiled_addr0_63_32 field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_0_tiled_addr0_63_32_offset 2
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_0_tiled_addr0_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_0_tiled_addr0_63_32_shift 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_0_TILED_ADDR0_63_32(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_0_tiled_addr0_63_32_mask) << SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_0_tiled_addr0_63_32_shift)
|
|
|
|
/*define for TILED_ADDR_LO_1 word*/
|
|
/*define for tiled_addr1_31_0 field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_1_tiled_addr1_31_0_offset 3
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_1_tiled_addr1_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_1_tiled_addr1_31_0_shift 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_1_TILED_ADDR1_31_0(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_1_tiled_addr1_31_0_mask) << SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_1_tiled_addr1_31_0_shift)
|
|
|
|
/*define for TILED_ADDR_HI_1 word*/
|
|
/*define for tiled_addr1_63_32 field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_1_tiled_addr1_63_32_offset 4
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_1_tiled_addr1_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_1_tiled_addr1_63_32_shift 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_1_TILED_ADDR1_63_32(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_1_tiled_addr1_63_32_mask) << SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_1_tiled_addr1_63_32_shift)
|
|
|
|
/*define for DW_5 word*/
|
|
/*define for pitch_in_tile field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_5_pitch_in_tile_offset 5
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_5_pitch_in_tile_mask 0x000007FF
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_5_pitch_in_tile_shift 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_5_PITCH_IN_TILE(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_5_pitch_in_tile_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_5_pitch_in_tile_shift)
|
|
|
|
/*define for height field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_5_height_offset 5
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_5_height_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_5_height_shift 16
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_5_HEIGHT(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_5_height_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_5_height_shift)
|
|
|
|
/*define for DW_6 word*/
|
|
/*define for slice_pitch field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_6_slice_pitch_offset 6
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_6_slice_pitch_mask 0x003FFFFF
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_6_slice_pitch_shift 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_6_SLICE_PITCH(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_6_slice_pitch_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_6_slice_pitch_shift)
|
|
|
|
/*define for DW_7 word*/
|
|
/*define for element_size field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_element_size_offset 7
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_element_size_mask 0x00000007
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_element_size_shift 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_ELEMENT_SIZE(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_7_element_size_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_7_element_size_shift)
|
|
|
|
/*define for array_mode field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_array_mode_offset 7
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_array_mode_mask 0x0000000F
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_array_mode_shift 3
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_ARRAY_MODE(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_7_array_mode_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_7_array_mode_shift)
|
|
|
|
/*define for mit_mode field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_mit_mode_offset 7
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_mit_mode_mask 0x00000007
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_mit_mode_shift 8
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_MIT_MODE(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_7_mit_mode_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_7_mit_mode_shift)
|
|
|
|
/*define for tilesplit_size field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_tilesplit_size_offset 7
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_tilesplit_size_mask 0x00000007
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_tilesplit_size_shift 11
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_TILESPLIT_SIZE(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_7_tilesplit_size_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_7_tilesplit_size_shift)
|
|
|
|
/*define for bank_w field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_bank_w_offset 7
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_bank_w_mask 0x00000003
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_bank_w_shift 15
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_BANK_W(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_7_bank_w_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_7_bank_w_shift)
|
|
|
|
/*define for bank_h field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_bank_h_offset 7
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_bank_h_mask 0x00000003
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_bank_h_shift 18
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_BANK_H(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_7_bank_h_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_7_bank_h_shift)
|
|
|
|
/*define for num_bank field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_num_bank_offset 7
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_num_bank_mask 0x00000003
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_num_bank_shift 21
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_NUM_BANK(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_7_num_bank_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_7_num_bank_shift)
|
|
|
|
/*define for mat_aspt field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_mat_aspt_offset 7
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_mat_aspt_mask 0x00000003
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_mat_aspt_shift 24
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_MAT_ASPT(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_7_mat_aspt_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_7_mat_aspt_shift)
|
|
|
|
/*define for pipe_config field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_pipe_config_offset 7
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_pipe_config_mask 0x0000001F
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_pipe_config_shift 26
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_PIPE_CONFIG(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_7_pipe_config_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_7_pipe_config_shift)
|
|
|
|
/*define for DW_8 word*/
|
|
/*define for x field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_8_x_offset 8
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_8_x_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_8_x_shift 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_8_X(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_8_x_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_8_x_shift)
|
|
|
|
/*define for y field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_8_y_offset 8
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_8_y_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_8_y_shift 16
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_8_Y(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_8_y_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_8_y_shift)
|
|
|
|
/*define for DW_9 word*/
|
|
/*define for z field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_9_z_offset 9
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_9_z_mask 0x00000FFF
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_9_z_shift 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_9_Z(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_9_z_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_9_z_shift)
|
|
|
|
/*define for DW_10 word*/
|
|
/*define for dst2_sw field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_dst2_sw_offset 10
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_dst2_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_dst2_sw_shift 8
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_DST2_SW(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_10_dst2_sw_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_10_dst2_sw_shift)
|
|
|
|
/*define for dst2_ha field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_dst2_ha_offset 10
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_dst2_ha_mask 0x00000001
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_dst2_ha_shift 14
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_DST2_HA(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_10_dst2_ha_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_10_dst2_ha_shift)
|
|
|
|
/*define for linear_sw field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_linear_sw_offset 10
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_linear_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_linear_sw_shift 16
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_LINEAR_SW(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_10_linear_sw_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_10_linear_sw_shift)
|
|
|
|
/*define for tile_sw field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_tile_sw_offset 10
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_tile_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_tile_sw_shift 24
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_TILE_SW(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_DW_10_tile_sw_mask) << SDMA_PKT_COPY_L2T_BROADCAST_DW_10_tile_sw_shift)
|
|
|
|
/*define for LINEAR_ADDR_LO word*/
|
|
/*define for linear_addr_31_0 field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_LO_linear_addr_31_0_offset 11
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_LO_linear_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_LO_linear_addr_31_0_shift 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_LO_LINEAR_ADDR_31_0(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_LO_linear_addr_31_0_mask) << SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_LO_linear_addr_31_0_shift)
|
|
|
|
/*define for LINEAR_ADDR_HI word*/
|
|
/*define for linear_addr_63_32 field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_HI_linear_addr_63_32_offset 12
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_HI_linear_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_HI_linear_addr_63_32_shift 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_HI_LINEAR_ADDR_63_32(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_HI_linear_addr_63_32_mask) << SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_HI_linear_addr_63_32_shift)
|
|
|
|
/*define for LINEAR_PITCH word*/
|
|
/*define for linear_pitch field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_PITCH_linear_pitch_offset 13
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_PITCH_linear_pitch_mask 0x0007FFFF
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_PITCH_linear_pitch_shift 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_PITCH_LINEAR_PITCH(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_PITCH_linear_pitch_mask) << SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_PITCH_linear_pitch_shift)
|
|
|
|
/*define for COUNT word*/
|
|
/*define for count field*/
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_COUNT_count_offset 14
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_COUNT_count_mask 0x000FFFFF
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_COUNT_count_shift 0
|
|
#define SDMA_PKT_COPY_L2T_BROADCAST_COUNT_COUNT(x) (((x) & SDMA_PKT_COPY_L2T_BROADCAST_COUNT_count_mask) << SDMA_PKT_COPY_L2T_BROADCAST_COUNT_count_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_COPY_T2T packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_COPY_T2T_HEADER_op_offset 0
|
|
#define SDMA_PKT_COPY_T2T_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_COPY_T2T_HEADER_op_shift 0
|
|
#define SDMA_PKT_COPY_T2T_HEADER_OP(x) (((x) & SDMA_PKT_COPY_T2T_HEADER_op_mask) << SDMA_PKT_COPY_T2T_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_COPY_T2T_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_COPY_T2T_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_COPY_T2T_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_COPY_T2T_HEADER_SUB_OP(x) (((x) & SDMA_PKT_COPY_T2T_HEADER_sub_op_mask) << SDMA_PKT_COPY_T2T_HEADER_sub_op_shift)
|
|
|
|
/*define for SRC_ADDR_LO word*/
|
|
/*define for src_addr_31_0 field*/
|
|
#define SDMA_PKT_COPY_T2T_SRC_ADDR_LO_src_addr_31_0_offset 1
|
|
#define SDMA_PKT_COPY_T2T_SRC_ADDR_LO_src_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_T2T_SRC_ADDR_LO_src_addr_31_0_shift 0
|
|
#define SDMA_PKT_COPY_T2T_SRC_ADDR_LO_SRC_ADDR_31_0(x) (((x) & SDMA_PKT_COPY_T2T_SRC_ADDR_LO_src_addr_31_0_mask) << SDMA_PKT_COPY_T2T_SRC_ADDR_LO_src_addr_31_0_shift)
|
|
|
|
/*define for SRC_ADDR_HI word*/
|
|
/*define for src_addr_63_32 field*/
|
|
#define SDMA_PKT_COPY_T2T_SRC_ADDR_HI_src_addr_63_32_offset 2
|
|
#define SDMA_PKT_COPY_T2T_SRC_ADDR_HI_src_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_T2T_SRC_ADDR_HI_src_addr_63_32_shift 0
|
|
#define SDMA_PKT_COPY_T2T_SRC_ADDR_HI_SRC_ADDR_63_32(x) (((x) & SDMA_PKT_COPY_T2T_SRC_ADDR_HI_src_addr_63_32_mask) << SDMA_PKT_COPY_T2T_SRC_ADDR_HI_src_addr_63_32_shift)
|
|
|
|
/*define for DW_3 word*/
|
|
/*define for src_x field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_3_src_x_offset 3
|
|
#define SDMA_PKT_COPY_T2T_DW_3_src_x_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_T2T_DW_3_src_x_shift 0
|
|
#define SDMA_PKT_COPY_T2T_DW_3_SRC_X(x) (((x) & SDMA_PKT_COPY_T2T_DW_3_src_x_mask) << SDMA_PKT_COPY_T2T_DW_3_src_x_shift)
|
|
|
|
/*define for src_y field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_3_src_y_offset 3
|
|
#define SDMA_PKT_COPY_T2T_DW_3_src_y_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_T2T_DW_3_src_y_shift 16
|
|
#define SDMA_PKT_COPY_T2T_DW_3_SRC_Y(x) (((x) & SDMA_PKT_COPY_T2T_DW_3_src_y_mask) << SDMA_PKT_COPY_T2T_DW_3_src_y_shift)
|
|
|
|
/*define for DW_4 word*/
|
|
/*define for src_z field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_4_src_z_offset 4
|
|
#define SDMA_PKT_COPY_T2T_DW_4_src_z_mask 0x000007FF
|
|
#define SDMA_PKT_COPY_T2T_DW_4_src_z_shift 0
|
|
#define SDMA_PKT_COPY_T2T_DW_4_SRC_Z(x) (((x) & SDMA_PKT_COPY_T2T_DW_4_src_z_mask) << SDMA_PKT_COPY_T2T_DW_4_src_z_shift)
|
|
|
|
/*define for src_pitch_in_tile field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_4_src_pitch_in_tile_offset 4
|
|
#define SDMA_PKT_COPY_T2T_DW_4_src_pitch_in_tile_mask 0x00000FFF
|
|
#define SDMA_PKT_COPY_T2T_DW_4_src_pitch_in_tile_shift 16
|
|
#define SDMA_PKT_COPY_T2T_DW_4_SRC_PITCH_IN_TILE(x) (((x) & SDMA_PKT_COPY_T2T_DW_4_src_pitch_in_tile_mask) << SDMA_PKT_COPY_T2T_DW_4_src_pitch_in_tile_shift)
|
|
|
|
/*define for DW_5 word*/
|
|
/*define for src_slice_pitch field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_5_src_slice_pitch_offset 5
|
|
#define SDMA_PKT_COPY_T2T_DW_5_src_slice_pitch_mask 0x003FFFFF
|
|
#define SDMA_PKT_COPY_T2T_DW_5_src_slice_pitch_shift 0
|
|
#define SDMA_PKT_COPY_T2T_DW_5_SRC_SLICE_PITCH(x) (((x) & SDMA_PKT_COPY_T2T_DW_5_src_slice_pitch_mask) << SDMA_PKT_COPY_T2T_DW_5_src_slice_pitch_shift)
|
|
|
|
/*define for DW_6 word*/
|
|
/*define for src_element_size field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_element_size_offset 6
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_element_size_mask 0x00000007
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_element_size_shift 0
|
|
#define SDMA_PKT_COPY_T2T_DW_6_SRC_ELEMENT_SIZE(x) (((x) & SDMA_PKT_COPY_T2T_DW_6_src_element_size_mask) << SDMA_PKT_COPY_T2T_DW_6_src_element_size_shift)
|
|
|
|
/*define for src_array_mode field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_array_mode_offset 6
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_array_mode_mask 0x0000000F
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_array_mode_shift 3
|
|
#define SDMA_PKT_COPY_T2T_DW_6_SRC_ARRAY_MODE(x) (((x) & SDMA_PKT_COPY_T2T_DW_6_src_array_mode_mask) << SDMA_PKT_COPY_T2T_DW_6_src_array_mode_shift)
|
|
|
|
/*define for src_mit_mode field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_mit_mode_offset 6
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_mit_mode_mask 0x00000007
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_mit_mode_shift 8
|
|
#define SDMA_PKT_COPY_T2T_DW_6_SRC_MIT_MODE(x) (((x) & SDMA_PKT_COPY_T2T_DW_6_src_mit_mode_mask) << SDMA_PKT_COPY_T2T_DW_6_src_mit_mode_shift)
|
|
|
|
/*define for src_tilesplit_size field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_tilesplit_size_offset 6
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_tilesplit_size_mask 0x00000007
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_tilesplit_size_shift 11
|
|
#define SDMA_PKT_COPY_T2T_DW_6_SRC_TILESPLIT_SIZE(x) (((x) & SDMA_PKT_COPY_T2T_DW_6_src_tilesplit_size_mask) << SDMA_PKT_COPY_T2T_DW_6_src_tilesplit_size_shift)
|
|
|
|
/*define for src_bank_w field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_bank_w_offset 6
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_bank_w_mask 0x00000003
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_bank_w_shift 15
|
|
#define SDMA_PKT_COPY_T2T_DW_6_SRC_BANK_W(x) (((x) & SDMA_PKT_COPY_T2T_DW_6_src_bank_w_mask) << SDMA_PKT_COPY_T2T_DW_6_src_bank_w_shift)
|
|
|
|
/*define for src_bank_h field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_bank_h_offset 6
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_bank_h_mask 0x00000003
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_bank_h_shift 18
|
|
#define SDMA_PKT_COPY_T2T_DW_6_SRC_BANK_H(x) (((x) & SDMA_PKT_COPY_T2T_DW_6_src_bank_h_mask) << SDMA_PKT_COPY_T2T_DW_6_src_bank_h_shift)
|
|
|
|
/*define for src_num_bank field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_num_bank_offset 6
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_num_bank_mask 0x00000003
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_num_bank_shift 21
|
|
#define SDMA_PKT_COPY_T2T_DW_6_SRC_NUM_BANK(x) (((x) & SDMA_PKT_COPY_T2T_DW_6_src_num_bank_mask) << SDMA_PKT_COPY_T2T_DW_6_src_num_bank_shift)
|
|
|
|
/*define for src_mat_aspt field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_mat_aspt_offset 6
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_mat_aspt_mask 0x00000003
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_mat_aspt_shift 24
|
|
#define SDMA_PKT_COPY_T2T_DW_6_SRC_MAT_ASPT(x) (((x) & SDMA_PKT_COPY_T2T_DW_6_src_mat_aspt_mask) << SDMA_PKT_COPY_T2T_DW_6_src_mat_aspt_shift)
|
|
|
|
/*define for src_pipe_config field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_pipe_config_offset 6
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_pipe_config_mask 0x0000001F
|
|
#define SDMA_PKT_COPY_T2T_DW_6_src_pipe_config_shift 26
|
|
#define SDMA_PKT_COPY_T2T_DW_6_SRC_PIPE_CONFIG(x) (((x) & SDMA_PKT_COPY_T2T_DW_6_src_pipe_config_mask) << SDMA_PKT_COPY_T2T_DW_6_src_pipe_config_shift)
|
|
|
|
/*define for DST_ADDR_LO word*/
|
|
/*define for dst_addr_31_0 field*/
|
|
#define SDMA_PKT_COPY_T2T_DST_ADDR_LO_dst_addr_31_0_offset 7
|
|
#define SDMA_PKT_COPY_T2T_DST_ADDR_LO_dst_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_T2T_DST_ADDR_LO_dst_addr_31_0_shift 0
|
|
#define SDMA_PKT_COPY_T2T_DST_ADDR_LO_DST_ADDR_31_0(x) (((x) & SDMA_PKT_COPY_T2T_DST_ADDR_LO_dst_addr_31_0_mask) << SDMA_PKT_COPY_T2T_DST_ADDR_LO_dst_addr_31_0_shift)
|
|
|
|
/*define for DST_ADDR_HI word*/
|
|
/*define for dst_addr_63_32 field*/
|
|
#define SDMA_PKT_COPY_T2T_DST_ADDR_HI_dst_addr_63_32_offset 8
|
|
#define SDMA_PKT_COPY_T2T_DST_ADDR_HI_dst_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_T2T_DST_ADDR_HI_dst_addr_63_32_shift 0
|
|
#define SDMA_PKT_COPY_T2T_DST_ADDR_HI_DST_ADDR_63_32(x) (((x) & SDMA_PKT_COPY_T2T_DST_ADDR_HI_dst_addr_63_32_mask) << SDMA_PKT_COPY_T2T_DST_ADDR_HI_dst_addr_63_32_shift)
|
|
|
|
/*define for DW_9 word*/
|
|
/*define for dst_x field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_9_dst_x_offset 9
|
|
#define SDMA_PKT_COPY_T2T_DW_9_dst_x_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_T2T_DW_9_dst_x_shift 0
|
|
#define SDMA_PKT_COPY_T2T_DW_9_DST_X(x) (((x) & SDMA_PKT_COPY_T2T_DW_9_dst_x_mask) << SDMA_PKT_COPY_T2T_DW_9_dst_x_shift)
|
|
|
|
/*define for dst_y field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_9_dst_y_offset 9
|
|
#define SDMA_PKT_COPY_T2T_DW_9_dst_y_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_T2T_DW_9_dst_y_shift 16
|
|
#define SDMA_PKT_COPY_T2T_DW_9_DST_Y(x) (((x) & SDMA_PKT_COPY_T2T_DW_9_dst_y_mask) << SDMA_PKT_COPY_T2T_DW_9_dst_y_shift)
|
|
|
|
/*define for DW_10 word*/
|
|
/*define for dst_z field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_10_dst_z_offset 10
|
|
#define SDMA_PKT_COPY_T2T_DW_10_dst_z_mask 0x000007FF
|
|
#define SDMA_PKT_COPY_T2T_DW_10_dst_z_shift 0
|
|
#define SDMA_PKT_COPY_T2T_DW_10_DST_Z(x) (((x) & SDMA_PKT_COPY_T2T_DW_10_dst_z_mask) << SDMA_PKT_COPY_T2T_DW_10_dst_z_shift)
|
|
|
|
/*define for dst_pitch_in_tile field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_10_dst_pitch_in_tile_offset 10
|
|
#define SDMA_PKT_COPY_T2T_DW_10_dst_pitch_in_tile_mask 0x00000FFF
|
|
#define SDMA_PKT_COPY_T2T_DW_10_dst_pitch_in_tile_shift 16
|
|
#define SDMA_PKT_COPY_T2T_DW_10_DST_PITCH_IN_TILE(x) (((x) & SDMA_PKT_COPY_T2T_DW_10_dst_pitch_in_tile_mask) << SDMA_PKT_COPY_T2T_DW_10_dst_pitch_in_tile_shift)
|
|
|
|
/*define for DW_11 word*/
|
|
/*define for dst_slice_pitch field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_11_dst_slice_pitch_offset 11
|
|
#define SDMA_PKT_COPY_T2T_DW_11_dst_slice_pitch_mask 0x003FFFFF
|
|
#define SDMA_PKT_COPY_T2T_DW_11_dst_slice_pitch_shift 0
|
|
#define SDMA_PKT_COPY_T2T_DW_11_DST_SLICE_PITCH(x) (((x) & SDMA_PKT_COPY_T2T_DW_11_dst_slice_pitch_mask) << SDMA_PKT_COPY_T2T_DW_11_dst_slice_pitch_shift)
|
|
|
|
/*define for DW_12 word*/
|
|
/*define for dst_array_mode field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_array_mode_offset 12
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_array_mode_mask 0x0000000F
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_array_mode_shift 3
|
|
#define SDMA_PKT_COPY_T2T_DW_12_DST_ARRAY_MODE(x) (((x) & SDMA_PKT_COPY_T2T_DW_12_dst_array_mode_mask) << SDMA_PKT_COPY_T2T_DW_12_dst_array_mode_shift)
|
|
|
|
/*define for dst_mit_mode field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_mit_mode_offset 12
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_mit_mode_mask 0x00000007
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_mit_mode_shift 8
|
|
#define SDMA_PKT_COPY_T2T_DW_12_DST_MIT_MODE(x) (((x) & SDMA_PKT_COPY_T2T_DW_12_dst_mit_mode_mask) << SDMA_PKT_COPY_T2T_DW_12_dst_mit_mode_shift)
|
|
|
|
/*define for dst_tilesplit_size field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_tilesplit_size_offset 12
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_tilesplit_size_mask 0x00000007
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_tilesplit_size_shift 11
|
|
#define SDMA_PKT_COPY_T2T_DW_12_DST_TILESPLIT_SIZE(x) (((x) & SDMA_PKT_COPY_T2T_DW_12_dst_tilesplit_size_mask) << SDMA_PKT_COPY_T2T_DW_12_dst_tilesplit_size_shift)
|
|
|
|
/*define for dst_bank_w field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_bank_w_offset 12
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_bank_w_mask 0x00000003
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_bank_w_shift 15
|
|
#define SDMA_PKT_COPY_T2T_DW_12_DST_BANK_W(x) (((x) & SDMA_PKT_COPY_T2T_DW_12_dst_bank_w_mask) << SDMA_PKT_COPY_T2T_DW_12_dst_bank_w_shift)
|
|
|
|
/*define for dst_bank_h field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_bank_h_offset 12
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_bank_h_mask 0x00000003
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_bank_h_shift 18
|
|
#define SDMA_PKT_COPY_T2T_DW_12_DST_BANK_H(x) (((x) & SDMA_PKT_COPY_T2T_DW_12_dst_bank_h_mask) << SDMA_PKT_COPY_T2T_DW_12_dst_bank_h_shift)
|
|
|
|
/*define for dst_num_bank field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_num_bank_offset 12
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_num_bank_mask 0x00000003
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_num_bank_shift 21
|
|
#define SDMA_PKT_COPY_T2T_DW_12_DST_NUM_BANK(x) (((x) & SDMA_PKT_COPY_T2T_DW_12_dst_num_bank_mask) << SDMA_PKT_COPY_T2T_DW_12_dst_num_bank_shift)
|
|
|
|
/*define for dst_mat_aspt field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_mat_aspt_offset 12
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_mat_aspt_mask 0x00000003
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_mat_aspt_shift 24
|
|
#define SDMA_PKT_COPY_T2T_DW_12_DST_MAT_ASPT(x) (((x) & SDMA_PKT_COPY_T2T_DW_12_dst_mat_aspt_mask) << SDMA_PKT_COPY_T2T_DW_12_dst_mat_aspt_shift)
|
|
|
|
/*define for dst_pipe_config field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_pipe_config_offset 12
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_pipe_config_mask 0x0000001F
|
|
#define SDMA_PKT_COPY_T2T_DW_12_dst_pipe_config_shift 26
|
|
#define SDMA_PKT_COPY_T2T_DW_12_DST_PIPE_CONFIG(x) (((x) & SDMA_PKT_COPY_T2T_DW_12_dst_pipe_config_mask) << SDMA_PKT_COPY_T2T_DW_12_dst_pipe_config_shift)
|
|
|
|
/*define for DW_13 word*/
|
|
/*define for rect_x field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_13_rect_x_offset 13
|
|
#define SDMA_PKT_COPY_T2T_DW_13_rect_x_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_T2T_DW_13_rect_x_shift 0
|
|
#define SDMA_PKT_COPY_T2T_DW_13_RECT_X(x) (((x) & SDMA_PKT_COPY_T2T_DW_13_rect_x_mask) << SDMA_PKT_COPY_T2T_DW_13_rect_x_shift)
|
|
|
|
/*define for rect_y field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_13_rect_y_offset 13
|
|
#define SDMA_PKT_COPY_T2T_DW_13_rect_y_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_T2T_DW_13_rect_y_shift 16
|
|
#define SDMA_PKT_COPY_T2T_DW_13_RECT_Y(x) (((x) & SDMA_PKT_COPY_T2T_DW_13_rect_y_mask) << SDMA_PKT_COPY_T2T_DW_13_rect_y_shift)
|
|
|
|
/*define for DW_14 word*/
|
|
/*define for rect_z field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_14_rect_z_offset 14
|
|
#define SDMA_PKT_COPY_T2T_DW_14_rect_z_mask 0x000007FF
|
|
#define SDMA_PKT_COPY_T2T_DW_14_rect_z_shift 0
|
|
#define SDMA_PKT_COPY_T2T_DW_14_RECT_Z(x) (((x) & SDMA_PKT_COPY_T2T_DW_14_rect_z_mask) << SDMA_PKT_COPY_T2T_DW_14_rect_z_shift)
|
|
|
|
/*define for dst_sw field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_14_dst_sw_offset 14
|
|
#define SDMA_PKT_COPY_T2T_DW_14_dst_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_T2T_DW_14_dst_sw_shift 16
|
|
#define SDMA_PKT_COPY_T2T_DW_14_DST_SW(x) (((x) & SDMA_PKT_COPY_T2T_DW_14_dst_sw_mask) << SDMA_PKT_COPY_T2T_DW_14_dst_sw_shift)
|
|
|
|
/*define for src_sw field*/
|
|
#define SDMA_PKT_COPY_T2T_DW_14_src_sw_offset 14
|
|
#define SDMA_PKT_COPY_T2T_DW_14_src_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_T2T_DW_14_src_sw_shift 24
|
|
#define SDMA_PKT_COPY_T2T_DW_14_SRC_SW(x) (((x) & SDMA_PKT_COPY_T2T_DW_14_src_sw_mask) << SDMA_PKT_COPY_T2T_DW_14_src_sw_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_COPY_TILED_SUBWIN packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_op_offset 0
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_op_shift 0
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_OP(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_HEADER_op_mask) << SDMA_PKT_COPY_TILED_SUBWIN_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_SUB_OP(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_HEADER_sub_op_mask) << SDMA_PKT_COPY_TILED_SUBWIN_HEADER_sub_op_shift)
|
|
|
|
/*define for detile field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_detile_offset 0
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_detile_mask 0x00000001
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_detile_shift 31
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_DETILE(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_HEADER_detile_mask) << SDMA_PKT_COPY_TILED_SUBWIN_HEADER_detile_shift)
|
|
|
|
/*define for TILED_ADDR_LO word*/
|
|
/*define for tiled_addr_31_0 field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_LO_tiled_addr_31_0_offset 1
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_LO_tiled_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_LO_tiled_addr_31_0_shift 0
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_LO_TILED_ADDR_31_0(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_LO_tiled_addr_31_0_mask) << SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_LO_tiled_addr_31_0_shift)
|
|
|
|
/*define for TILED_ADDR_HI word*/
|
|
/*define for tiled_addr_63_32 field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_HI_tiled_addr_63_32_offset 2
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_HI_tiled_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_HI_tiled_addr_63_32_shift 0
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_HI_TILED_ADDR_63_32(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_HI_tiled_addr_63_32_mask) << SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_HI_tiled_addr_63_32_shift)
|
|
|
|
/*define for DW_3 word*/
|
|
/*define for tiled_x field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_3_tiled_x_offset 3
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_3_tiled_x_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_3_tiled_x_shift 0
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_3_TILED_X(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_3_tiled_x_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_3_tiled_x_shift)
|
|
|
|
/*define for tiled_y field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_3_tiled_y_offset 3
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_3_tiled_y_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_3_tiled_y_shift 16
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_3_TILED_Y(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_3_tiled_y_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_3_tiled_y_shift)
|
|
|
|
/*define for DW_4 word*/
|
|
/*define for tiled_z field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_4_tiled_z_offset 4
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_4_tiled_z_mask 0x000007FF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_4_tiled_z_shift 0
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_4_TILED_Z(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_4_tiled_z_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_4_tiled_z_shift)
|
|
|
|
/*define for pitch_in_tile field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_4_pitch_in_tile_offset 4
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_4_pitch_in_tile_mask 0x00000FFF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_4_pitch_in_tile_shift 16
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_4_PITCH_IN_TILE(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_4_pitch_in_tile_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_4_pitch_in_tile_shift)
|
|
|
|
/*define for DW_5 word*/
|
|
/*define for slice_pitch field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_5_slice_pitch_offset 5
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_5_slice_pitch_mask 0x003FFFFF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_5_slice_pitch_shift 0
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_5_SLICE_PITCH(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_5_slice_pitch_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_5_slice_pitch_shift)
|
|
|
|
/*define for DW_6 word*/
|
|
/*define for element_size field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_element_size_offset 6
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_element_size_mask 0x00000007
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_element_size_shift 0
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_ELEMENT_SIZE(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_6_element_size_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_6_element_size_shift)
|
|
|
|
/*define for array_mode field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_array_mode_offset 6
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_array_mode_mask 0x0000000F
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_array_mode_shift 3
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_ARRAY_MODE(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_6_array_mode_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_6_array_mode_shift)
|
|
|
|
/*define for mit_mode field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_mit_mode_offset 6
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_mit_mode_mask 0x00000007
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_mit_mode_shift 8
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_MIT_MODE(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_6_mit_mode_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_6_mit_mode_shift)
|
|
|
|
/*define for tilesplit_size field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_tilesplit_size_offset 6
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_tilesplit_size_mask 0x00000007
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_tilesplit_size_shift 11
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_TILESPLIT_SIZE(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_6_tilesplit_size_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_6_tilesplit_size_shift)
|
|
|
|
/*define for bank_w field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_bank_w_offset 6
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_bank_w_mask 0x00000003
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_bank_w_shift 15
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_BANK_W(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_6_bank_w_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_6_bank_w_shift)
|
|
|
|
/*define for bank_h field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_bank_h_offset 6
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_bank_h_mask 0x00000003
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_bank_h_shift 18
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_BANK_H(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_6_bank_h_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_6_bank_h_shift)
|
|
|
|
/*define for num_bank field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_num_bank_offset 6
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_num_bank_mask 0x00000003
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_num_bank_shift 21
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_NUM_BANK(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_6_num_bank_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_6_num_bank_shift)
|
|
|
|
/*define for mat_aspt field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_mat_aspt_offset 6
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_mat_aspt_mask 0x00000003
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_mat_aspt_shift 24
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_MAT_ASPT(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_6_mat_aspt_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_6_mat_aspt_shift)
|
|
|
|
/*define for pipe_config field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_pipe_config_offset 6
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_pipe_config_mask 0x0000001F
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_pipe_config_shift 26
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_PIPE_CONFIG(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_6_pipe_config_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_6_pipe_config_shift)
|
|
|
|
/*define for LINEAR_ADDR_LO word*/
|
|
/*define for linear_addr_31_0 field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_LO_linear_addr_31_0_offset 7
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_LO_linear_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_LO_linear_addr_31_0_shift 0
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_LO_LINEAR_ADDR_31_0(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_LO_linear_addr_31_0_mask) << SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_LO_linear_addr_31_0_shift)
|
|
|
|
/*define for LINEAR_ADDR_HI word*/
|
|
/*define for linear_addr_63_32 field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_HI_linear_addr_63_32_offset 8
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_HI_linear_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_HI_linear_addr_63_32_shift 0
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_HI_LINEAR_ADDR_63_32(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_HI_linear_addr_63_32_mask) << SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_HI_linear_addr_63_32_shift)
|
|
|
|
/*define for DW_9 word*/
|
|
/*define for linear_x field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_9_linear_x_offset 9
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_9_linear_x_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_9_linear_x_shift 0
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_9_LINEAR_X(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_9_linear_x_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_9_linear_x_shift)
|
|
|
|
/*define for linear_y field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_9_linear_y_offset 9
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_9_linear_y_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_9_linear_y_shift 16
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_9_LINEAR_Y(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_9_linear_y_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_9_linear_y_shift)
|
|
|
|
/*define for DW_10 word*/
|
|
/*define for linear_z field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_10_linear_z_offset 10
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_10_linear_z_mask 0x000007FF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_10_linear_z_shift 0
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_10_LINEAR_Z(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_10_linear_z_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_10_linear_z_shift)
|
|
|
|
/*define for linear_pitch field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_10_linear_pitch_offset 10
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_10_linear_pitch_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_10_linear_pitch_shift 16
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_10_LINEAR_PITCH(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_10_linear_pitch_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_10_linear_pitch_shift)
|
|
|
|
/*define for DW_11 word*/
|
|
/*define for linear_slice_pitch field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_11_linear_slice_pitch_offset 11
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_11_linear_slice_pitch_mask 0x0FFFFFFF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_11_linear_slice_pitch_shift 0
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_11_LINEAR_SLICE_PITCH(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_11_linear_slice_pitch_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_11_linear_slice_pitch_shift)
|
|
|
|
/*define for DW_12 word*/
|
|
/*define for rect_x field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_12_rect_x_offset 12
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_12_rect_x_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_12_rect_x_shift 0
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_12_RECT_X(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_12_rect_x_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_12_rect_x_shift)
|
|
|
|
/*define for rect_y field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_12_rect_y_offset 12
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_12_rect_y_mask 0x00003FFF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_12_rect_y_shift 16
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_12_RECT_Y(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_12_rect_y_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_12_rect_y_shift)
|
|
|
|
/*define for DW_13 word*/
|
|
/*define for rect_z field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_rect_z_offset 13
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_rect_z_mask 0x000007FF
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_rect_z_shift 0
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_RECT_Z(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_13_rect_z_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_13_rect_z_shift)
|
|
|
|
/*define for linear_sw field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_linear_sw_offset 13
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_linear_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_linear_sw_shift 16
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_LINEAR_SW(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_13_linear_sw_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_13_linear_sw_shift)
|
|
|
|
/*define for tile_sw field*/
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_tile_sw_offset 13
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_tile_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_tile_sw_shift 24
|
|
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_TILE_SW(x) (((x) & SDMA_PKT_COPY_TILED_SUBWIN_DW_13_tile_sw_mask) << SDMA_PKT_COPY_TILED_SUBWIN_DW_13_tile_sw_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_COPY_STRUCT packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_COPY_STRUCT_HEADER_op_offset 0
|
|
#define SDMA_PKT_COPY_STRUCT_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_COPY_STRUCT_HEADER_op_shift 0
|
|
#define SDMA_PKT_COPY_STRUCT_HEADER_OP(x) (((x) & SDMA_PKT_COPY_STRUCT_HEADER_op_mask) << SDMA_PKT_COPY_STRUCT_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_COPY_STRUCT_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_COPY_STRUCT_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_COPY_STRUCT_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_COPY_STRUCT_HEADER_SUB_OP(x) (((x) & SDMA_PKT_COPY_STRUCT_HEADER_sub_op_mask) << SDMA_PKT_COPY_STRUCT_HEADER_sub_op_shift)
|
|
|
|
/*define for detile field*/
|
|
#define SDMA_PKT_COPY_STRUCT_HEADER_detile_offset 0
|
|
#define SDMA_PKT_COPY_STRUCT_HEADER_detile_mask 0x00000001
|
|
#define SDMA_PKT_COPY_STRUCT_HEADER_detile_shift 31
|
|
#define SDMA_PKT_COPY_STRUCT_HEADER_DETILE(x) (((x) & SDMA_PKT_COPY_STRUCT_HEADER_detile_mask) << SDMA_PKT_COPY_STRUCT_HEADER_detile_shift)
|
|
|
|
/*define for SB_ADDR_LO word*/
|
|
/*define for sb_addr_31_0 field*/
|
|
#define SDMA_PKT_COPY_STRUCT_SB_ADDR_LO_sb_addr_31_0_offset 1
|
|
#define SDMA_PKT_COPY_STRUCT_SB_ADDR_LO_sb_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_STRUCT_SB_ADDR_LO_sb_addr_31_0_shift 0
|
|
#define SDMA_PKT_COPY_STRUCT_SB_ADDR_LO_SB_ADDR_31_0(x) (((x) & SDMA_PKT_COPY_STRUCT_SB_ADDR_LO_sb_addr_31_0_mask) << SDMA_PKT_COPY_STRUCT_SB_ADDR_LO_sb_addr_31_0_shift)
|
|
|
|
/*define for SB_ADDR_HI word*/
|
|
/*define for sb_addr_63_32 field*/
|
|
#define SDMA_PKT_COPY_STRUCT_SB_ADDR_HI_sb_addr_63_32_offset 2
|
|
#define SDMA_PKT_COPY_STRUCT_SB_ADDR_HI_sb_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_STRUCT_SB_ADDR_HI_sb_addr_63_32_shift 0
|
|
#define SDMA_PKT_COPY_STRUCT_SB_ADDR_HI_SB_ADDR_63_32(x) (((x) & SDMA_PKT_COPY_STRUCT_SB_ADDR_HI_sb_addr_63_32_mask) << SDMA_PKT_COPY_STRUCT_SB_ADDR_HI_sb_addr_63_32_shift)
|
|
|
|
/*define for START_INDEX word*/
|
|
/*define for start_index field*/
|
|
#define SDMA_PKT_COPY_STRUCT_START_INDEX_start_index_offset 3
|
|
#define SDMA_PKT_COPY_STRUCT_START_INDEX_start_index_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_STRUCT_START_INDEX_start_index_shift 0
|
|
#define SDMA_PKT_COPY_STRUCT_START_INDEX_START_INDEX(x) (((x) & SDMA_PKT_COPY_STRUCT_START_INDEX_start_index_mask) << SDMA_PKT_COPY_STRUCT_START_INDEX_start_index_shift)
|
|
|
|
/*define for COUNT word*/
|
|
/*define for count field*/
|
|
#define SDMA_PKT_COPY_STRUCT_COUNT_count_offset 4
|
|
#define SDMA_PKT_COPY_STRUCT_COUNT_count_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_STRUCT_COUNT_count_shift 0
|
|
#define SDMA_PKT_COPY_STRUCT_COUNT_COUNT(x) (((x) & SDMA_PKT_COPY_STRUCT_COUNT_count_mask) << SDMA_PKT_COPY_STRUCT_COUNT_count_shift)
|
|
|
|
/*define for DW_5 word*/
|
|
/*define for stride field*/
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_stride_offset 5
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_stride_mask 0x000007FF
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_stride_shift 0
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_STRIDE(x) (((x) & SDMA_PKT_COPY_STRUCT_DW_5_stride_mask) << SDMA_PKT_COPY_STRUCT_DW_5_stride_shift)
|
|
|
|
/*define for struct_sw field*/
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_struct_sw_offset 5
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_struct_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_struct_sw_shift 16
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_STRUCT_SW(x) (((x) & SDMA_PKT_COPY_STRUCT_DW_5_struct_sw_mask) << SDMA_PKT_COPY_STRUCT_DW_5_struct_sw_shift)
|
|
|
|
/*define for struct_ha field*/
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_struct_ha_offset 5
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_struct_ha_mask 0x00000001
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_struct_ha_shift 22
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_STRUCT_HA(x) (((x) & SDMA_PKT_COPY_STRUCT_DW_5_struct_ha_mask) << SDMA_PKT_COPY_STRUCT_DW_5_struct_ha_shift)
|
|
|
|
/*define for linear_sw field*/
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_linear_sw_offset 5
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_linear_sw_mask 0x00000003
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_linear_sw_shift 24
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_LINEAR_SW(x) (((x) & SDMA_PKT_COPY_STRUCT_DW_5_linear_sw_mask) << SDMA_PKT_COPY_STRUCT_DW_5_linear_sw_shift)
|
|
|
|
/*define for linear_ha field*/
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_linear_ha_offset 5
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_linear_ha_mask 0x00000001
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_linear_ha_shift 30
|
|
#define SDMA_PKT_COPY_STRUCT_DW_5_LINEAR_HA(x) (((x) & SDMA_PKT_COPY_STRUCT_DW_5_linear_ha_mask) << SDMA_PKT_COPY_STRUCT_DW_5_linear_ha_shift)
|
|
|
|
/*define for LINEAR_ADDR_LO word*/
|
|
/*define for linear_addr_31_0 field*/
|
|
#define SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_LO_linear_addr_31_0_offset 6
|
|
#define SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_LO_linear_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_LO_linear_addr_31_0_shift 0
|
|
#define SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_LO_LINEAR_ADDR_31_0(x) (((x) & SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_LO_linear_addr_31_0_mask) << SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_LO_linear_addr_31_0_shift)
|
|
|
|
/*define for LINEAR_ADDR_HI word*/
|
|
/*define for linear_addr_63_32 field*/
|
|
#define SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_HI_linear_addr_63_32_offset 7
|
|
#define SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_HI_linear_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_HI_linear_addr_63_32_shift 0
|
|
#define SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_HI_LINEAR_ADDR_63_32(x) (((x) & SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_HI_linear_addr_63_32_mask) << SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_HI_linear_addr_63_32_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_WRITE_UNTILED packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_WRITE_UNTILED_HEADER_op_offset 0
|
|
#define SDMA_PKT_WRITE_UNTILED_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_WRITE_UNTILED_HEADER_op_shift 0
|
|
#define SDMA_PKT_WRITE_UNTILED_HEADER_OP(x) (((x) & SDMA_PKT_WRITE_UNTILED_HEADER_op_mask) << SDMA_PKT_WRITE_UNTILED_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_WRITE_UNTILED_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_WRITE_UNTILED_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_WRITE_UNTILED_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_WRITE_UNTILED_HEADER_SUB_OP(x) (((x) & SDMA_PKT_WRITE_UNTILED_HEADER_sub_op_mask) << SDMA_PKT_WRITE_UNTILED_HEADER_sub_op_shift)
|
|
|
|
/*define for DST_ADDR_LO word*/
|
|
/*define for dst_addr_31_0 field*/
|
|
#define SDMA_PKT_WRITE_UNTILED_DST_ADDR_LO_dst_addr_31_0_offset 1
|
|
#define SDMA_PKT_WRITE_UNTILED_DST_ADDR_LO_dst_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_WRITE_UNTILED_DST_ADDR_LO_dst_addr_31_0_shift 0
|
|
#define SDMA_PKT_WRITE_UNTILED_DST_ADDR_LO_DST_ADDR_31_0(x) (((x) & SDMA_PKT_WRITE_UNTILED_DST_ADDR_LO_dst_addr_31_0_mask) << SDMA_PKT_WRITE_UNTILED_DST_ADDR_LO_dst_addr_31_0_shift)
|
|
|
|
/*define for DST_ADDR_HI word*/
|
|
/*define for dst_addr_63_32 field*/
|
|
#define SDMA_PKT_WRITE_UNTILED_DST_ADDR_HI_dst_addr_63_32_offset 2
|
|
#define SDMA_PKT_WRITE_UNTILED_DST_ADDR_HI_dst_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_WRITE_UNTILED_DST_ADDR_HI_dst_addr_63_32_shift 0
|
|
#define SDMA_PKT_WRITE_UNTILED_DST_ADDR_HI_DST_ADDR_63_32(x) (((x) & SDMA_PKT_WRITE_UNTILED_DST_ADDR_HI_dst_addr_63_32_mask) << SDMA_PKT_WRITE_UNTILED_DST_ADDR_HI_dst_addr_63_32_shift)
|
|
|
|
/*define for DW_3 word*/
|
|
/*define for count field*/
|
|
#define SDMA_PKT_WRITE_UNTILED_DW_3_count_offset 3
|
|
#define SDMA_PKT_WRITE_UNTILED_DW_3_count_mask 0x003FFFFF
|
|
#define SDMA_PKT_WRITE_UNTILED_DW_3_count_shift 0
|
|
#define SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(x) (((x) & SDMA_PKT_WRITE_UNTILED_DW_3_count_mask) << SDMA_PKT_WRITE_UNTILED_DW_3_count_shift)
|
|
|
|
/*define for sw field*/
|
|
#define SDMA_PKT_WRITE_UNTILED_DW_3_sw_offset 3
|
|
#define SDMA_PKT_WRITE_UNTILED_DW_3_sw_mask 0x00000003
|
|
#define SDMA_PKT_WRITE_UNTILED_DW_3_sw_shift 24
|
|
#define SDMA_PKT_WRITE_UNTILED_DW_3_SW(x) (((x) & SDMA_PKT_WRITE_UNTILED_DW_3_sw_mask) << SDMA_PKT_WRITE_UNTILED_DW_3_sw_shift)
|
|
|
|
/*define for DATA0 word*/
|
|
/*define for data0 field*/
|
|
#define SDMA_PKT_WRITE_UNTILED_DATA0_data0_offset 4
|
|
#define SDMA_PKT_WRITE_UNTILED_DATA0_data0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_WRITE_UNTILED_DATA0_data0_shift 0
|
|
#define SDMA_PKT_WRITE_UNTILED_DATA0_DATA0(x) (((x) & SDMA_PKT_WRITE_UNTILED_DATA0_data0_mask) << SDMA_PKT_WRITE_UNTILED_DATA0_data0_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_WRITE_TILED packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_WRITE_TILED_HEADER_op_offset 0
|
|
#define SDMA_PKT_WRITE_TILED_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_WRITE_TILED_HEADER_op_shift 0
|
|
#define SDMA_PKT_WRITE_TILED_HEADER_OP(x) (((x) & SDMA_PKT_WRITE_TILED_HEADER_op_mask) << SDMA_PKT_WRITE_TILED_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_WRITE_TILED_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_WRITE_TILED_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_WRITE_TILED_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_WRITE_TILED_HEADER_SUB_OP(x) (((x) & SDMA_PKT_WRITE_TILED_HEADER_sub_op_mask) << SDMA_PKT_WRITE_TILED_HEADER_sub_op_shift)
|
|
|
|
/*define for DST_ADDR_LO word*/
|
|
/*define for dst_addr_31_0 field*/
|
|
#define SDMA_PKT_WRITE_TILED_DST_ADDR_LO_dst_addr_31_0_offset 1
|
|
#define SDMA_PKT_WRITE_TILED_DST_ADDR_LO_dst_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_WRITE_TILED_DST_ADDR_LO_dst_addr_31_0_shift 0
|
|
#define SDMA_PKT_WRITE_TILED_DST_ADDR_LO_DST_ADDR_31_0(x) (((x) & SDMA_PKT_WRITE_TILED_DST_ADDR_LO_dst_addr_31_0_mask) << SDMA_PKT_WRITE_TILED_DST_ADDR_LO_dst_addr_31_0_shift)
|
|
|
|
/*define for DST_ADDR_HI word*/
|
|
/*define for dst_addr_63_32 field*/
|
|
#define SDMA_PKT_WRITE_TILED_DST_ADDR_HI_dst_addr_63_32_offset 2
|
|
#define SDMA_PKT_WRITE_TILED_DST_ADDR_HI_dst_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_WRITE_TILED_DST_ADDR_HI_dst_addr_63_32_shift 0
|
|
#define SDMA_PKT_WRITE_TILED_DST_ADDR_HI_DST_ADDR_63_32(x) (((x) & SDMA_PKT_WRITE_TILED_DST_ADDR_HI_dst_addr_63_32_mask) << SDMA_PKT_WRITE_TILED_DST_ADDR_HI_dst_addr_63_32_shift)
|
|
|
|
/*define for DW_3 word*/
|
|
/*define for pitch_in_tile field*/
|
|
#define SDMA_PKT_WRITE_TILED_DW_3_pitch_in_tile_offset 3
|
|
#define SDMA_PKT_WRITE_TILED_DW_3_pitch_in_tile_mask 0x000007FF
|
|
#define SDMA_PKT_WRITE_TILED_DW_3_pitch_in_tile_shift 0
|
|
#define SDMA_PKT_WRITE_TILED_DW_3_PITCH_IN_TILE(x) (((x) & SDMA_PKT_WRITE_TILED_DW_3_pitch_in_tile_mask) << SDMA_PKT_WRITE_TILED_DW_3_pitch_in_tile_shift)
|
|
|
|
/*define for height field*/
|
|
#define SDMA_PKT_WRITE_TILED_DW_3_height_offset 3
|
|
#define SDMA_PKT_WRITE_TILED_DW_3_height_mask 0x00003FFF
|
|
#define SDMA_PKT_WRITE_TILED_DW_3_height_shift 16
|
|
#define SDMA_PKT_WRITE_TILED_DW_3_HEIGHT(x) (((x) & SDMA_PKT_WRITE_TILED_DW_3_height_mask) << SDMA_PKT_WRITE_TILED_DW_3_height_shift)
|
|
|
|
/*define for DW_4 word*/
|
|
/*define for slice_pitch field*/
|
|
#define SDMA_PKT_WRITE_TILED_DW_4_slice_pitch_offset 4
|
|
#define SDMA_PKT_WRITE_TILED_DW_4_slice_pitch_mask 0x003FFFFF
|
|
#define SDMA_PKT_WRITE_TILED_DW_4_slice_pitch_shift 0
|
|
#define SDMA_PKT_WRITE_TILED_DW_4_SLICE_PITCH(x) (((x) & SDMA_PKT_WRITE_TILED_DW_4_slice_pitch_mask) << SDMA_PKT_WRITE_TILED_DW_4_slice_pitch_shift)
|
|
|
|
/*define for DW_5 word*/
|
|
/*define for element_size field*/
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_element_size_offset 5
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_element_size_mask 0x00000007
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_element_size_shift 0
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_ELEMENT_SIZE(x) (((x) & SDMA_PKT_WRITE_TILED_DW_5_element_size_mask) << SDMA_PKT_WRITE_TILED_DW_5_element_size_shift)
|
|
|
|
/*define for array_mode field*/
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_array_mode_offset 5
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_array_mode_mask 0x0000000F
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_array_mode_shift 3
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_ARRAY_MODE(x) (((x) & SDMA_PKT_WRITE_TILED_DW_5_array_mode_mask) << SDMA_PKT_WRITE_TILED_DW_5_array_mode_shift)
|
|
|
|
/*define for mit_mode field*/
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_mit_mode_offset 5
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_mit_mode_mask 0x00000007
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_mit_mode_shift 8
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_MIT_MODE(x) (((x) & SDMA_PKT_WRITE_TILED_DW_5_mit_mode_mask) << SDMA_PKT_WRITE_TILED_DW_5_mit_mode_shift)
|
|
|
|
/*define for tilesplit_size field*/
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_tilesplit_size_offset 5
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_tilesplit_size_mask 0x00000007
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_tilesplit_size_shift 11
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_TILESPLIT_SIZE(x) (((x) & SDMA_PKT_WRITE_TILED_DW_5_tilesplit_size_mask) << SDMA_PKT_WRITE_TILED_DW_5_tilesplit_size_shift)
|
|
|
|
/*define for bank_w field*/
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_bank_w_offset 5
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_bank_w_mask 0x00000003
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_bank_w_shift 15
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_BANK_W(x) (((x) & SDMA_PKT_WRITE_TILED_DW_5_bank_w_mask) << SDMA_PKT_WRITE_TILED_DW_5_bank_w_shift)
|
|
|
|
/*define for bank_h field*/
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_bank_h_offset 5
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_bank_h_mask 0x00000003
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_bank_h_shift 18
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_BANK_H(x) (((x) & SDMA_PKT_WRITE_TILED_DW_5_bank_h_mask) << SDMA_PKT_WRITE_TILED_DW_5_bank_h_shift)
|
|
|
|
/*define for num_bank field*/
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_num_bank_offset 5
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_num_bank_mask 0x00000003
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_num_bank_shift 21
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_NUM_BANK(x) (((x) & SDMA_PKT_WRITE_TILED_DW_5_num_bank_mask) << SDMA_PKT_WRITE_TILED_DW_5_num_bank_shift)
|
|
|
|
/*define for mat_aspt field*/
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_mat_aspt_offset 5
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_mat_aspt_mask 0x00000003
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_mat_aspt_shift 24
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_MAT_ASPT(x) (((x) & SDMA_PKT_WRITE_TILED_DW_5_mat_aspt_mask) << SDMA_PKT_WRITE_TILED_DW_5_mat_aspt_shift)
|
|
|
|
/*define for pipe_config field*/
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_pipe_config_offset 5
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_pipe_config_mask 0x0000001F
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_pipe_config_shift 26
|
|
#define SDMA_PKT_WRITE_TILED_DW_5_PIPE_CONFIG(x) (((x) & SDMA_PKT_WRITE_TILED_DW_5_pipe_config_mask) << SDMA_PKT_WRITE_TILED_DW_5_pipe_config_shift)
|
|
|
|
/*define for DW_6 word*/
|
|
/*define for x field*/
|
|
#define SDMA_PKT_WRITE_TILED_DW_6_x_offset 6
|
|
#define SDMA_PKT_WRITE_TILED_DW_6_x_mask 0x00003FFF
|
|
#define SDMA_PKT_WRITE_TILED_DW_6_x_shift 0
|
|
#define SDMA_PKT_WRITE_TILED_DW_6_X(x) (((x) & SDMA_PKT_WRITE_TILED_DW_6_x_mask) << SDMA_PKT_WRITE_TILED_DW_6_x_shift)
|
|
|
|
/*define for y field*/
|
|
#define SDMA_PKT_WRITE_TILED_DW_6_y_offset 6
|
|
#define SDMA_PKT_WRITE_TILED_DW_6_y_mask 0x00003FFF
|
|
#define SDMA_PKT_WRITE_TILED_DW_6_y_shift 16
|
|
#define SDMA_PKT_WRITE_TILED_DW_6_Y(x) (((x) & SDMA_PKT_WRITE_TILED_DW_6_y_mask) << SDMA_PKT_WRITE_TILED_DW_6_y_shift)
|
|
|
|
/*define for DW_7 word*/
|
|
/*define for z field*/
|
|
#define SDMA_PKT_WRITE_TILED_DW_7_z_offset 7
|
|
#define SDMA_PKT_WRITE_TILED_DW_7_z_mask 0x00000FFF
|
|
#define SDMA_PKT_WRITE_TILED_DW_7_z_shift 0
|
|
#define SDMA_PKT_WRITE_TILED_DW_7_Z(x) (((x) & SDMA_PKT_WRITE_TILED_DW_7_z_mask) << SDMA_PKT_WRITE_TILED_DW_7_z_shift)
|
|
|
|
/*define for sw field*/
|
|
#define SDMA_PKT_WRITE_TILED_DW_7_sw_offset 7
|
|
#define SDMA_PKT_WRITE_TILED_DW_7_sw_mask 0x00000003
|
|
#define SDMA_PKT_WRITE_TILED_DW_7_sw_shift 24
|
|
#define SDMA_PKT_WRITE_TILED_DW_7_SW(x) (((x) & SDMA_PKT_WRITE_TILED_DW_7_sw_mask) << SDMA_PKT_WRITE_TILED_DW_7_sw_shift)
|
|
|
|
/*define for COUNT word*/
|
|
/*define for count field*/
|
|
#define SDMA_PKT_WRITE_TILED_COUNT_count_offset 8
|
|
#define SDMA_PKT_WRITE_TILED_COUNT_count_mask 0x003FFFFF
|
|
#define SDMA_PKT_WRITE_TILED_COUNT_count_shift 0
|
|
#define SDMA_PKT_WRITE_TILED_COUNT_COUNT(x) (((x) & SDMA_PKT_WRITE_TILED_COUNT_count_mask) << SDMA_PKT_WRITE_TILED_COUNT_count_shift)
|
|
|
|
/*define for DATA0 word*/
|
|
/*define for data0 field*/
|
|
#define SDMA_PKT_WRITE_TILED_DATA0_data0_offset 9
|
|
#define SDMA_PKT_WRITE_TILED_DATA0_data0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_WRITE_TILED_DATA0_data0_shift 0
|
|
#define SDMA_PKT_WRITE_TILED_DATA0_DATA0(x) (((x) & SDMA_PKT_WRITE_TILED_DATA0_data0_mask) << SDMA_PKT_WRITE_TILED_DATA0_data0_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_WRITE_INCR packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_WRITE_INCR_HEADER_op_offset 0
|
|
#define SDMA_PKT_WRITE_INCR_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_WRITE_INCR_HEADER_op_shift 0
|
|
#define SDMA_PKT_WRITE_INCR_HEADER_OP(x) (((x) & SDMA_PKT_WRITE_INCR_HEADER_op_mask) << SDMA_PKT_WRITE_INCR_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_WRITE_INCR_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_WRITE_INCR_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_WRITE_INCR_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_WRITE_INCR_HEADER_SUB_OP(x) (((x) & SDMA_PKT_WRITE_INCR_HEADER_sub_op_mask) << SDMA_PKT_WRITE_INCR_HEADER_sub_op_shift)
|
|
|
|
/*define for DST_ADDR_LO word*/
|
|
/*define for dst_addr_31_0 field*/
|
|
#define SDMA_PKT_WRITE_INCR_DST_ADDR_LO_dst_addr_31_0_offset 1
|
|
#define SDMA_PKT_WRITE_INCR_DST_ADDR_LO_dst_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_WRITE_INCR_DST_ADDR_LO_dst_addr_31_0_shift 0
|
|
#define SDMA_PKT_WRITE_INCR_DST_ADDR_LO_DST_ADDR_31_0(x) (((x) & SDMA_PKT_WRITE_INCR_DST_ADDR_LO_dst_addr_31_0_mask) << SDMA_PKT_WRITE_INCR_DST_ADDR_LO_dst_addr_31_0_shift)
|
|
|
|
/*define for DST_ADDR_HI word*/
|
|
/*define for dst_addr_63_32 field*/
|
|
#define SDMA_PKT_WRITE_INCR_DST_ADDR_HI_dst_addr_63_32_offset 2
|
|
#define SDMA_PKT_WRITE_INCR_DST_ADDR_HI_dst_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_WRITE_INCR_DST_ADDR_HI_dst_addr_63_32_shift 0
|
|
#define SDMA_PKT_WRITE_INCR_DST_ADDR_HI_DST_ADDR_63_32(x) (((x) & SDMA_PKT_WRITE_INCR_DST_ADDR_HI_dst_addr_63_32_mask) << SDMA_PKT_WRITE_INCR_DST_ADDR_HI_dst_addr_63_32_shift)
|
|
|
|
/*define for MASK_DW0 word*/
|
|
/*define for mask_dw0 field*/
|
|
#define SDMA_PKT_WRITE_INCR_MASK_DW0_mask_dw0_offset 3
|
|
#define SDMA_PKT_WRITE_INCR_MASK_DW0_mask_dw0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_WRITE_INCR_MASK_DW0_mask_dw0_shift 0
|
|
#define SDMA_PKT_WRITE_INCR_MASK_DW0_MASK_DW0(x) (((x) & SDMA_PKT_WRITE_INCR_MASK_DW0_mask_dw0_mask) << SDMA_PKT_WRITE_INCR_MASK_DW0_mask_dw0_shift)
|
|
|
|
/*define for MASK_DW1 word*/
|
|
/*define for mask_dw1 field*/
|
|
#define SDMA_PKT_WRITE_INCR_MASK_DW1_mask_dw1_offset 4
|
|
#define SDMA_PKT_WRITE_INCR_MASK_DW1_mask_dw1_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_WRITE_INCR_MASK_DW1_mask_dw1_shift 0
|
|
#define SDMA_PKT_WRITE_INCR_MASK_DW1_MASK_DW1(x) (((x) & SDMA_PKT_WRITE_INCR_MASK_DW1_mask_dw1_mask) << SDMA_PKT_WRITE_INCR_MASK_DW1_mask_dw1_shift)
|
|
|
|
/*define for INIT_DW0 word*/
|
|
/*define for init_dw0 field*/
|
|
#define SDMA_PKT_WRITE_INCR_INIT_DW0_init_dw0_offset 5
|
|
#define SDMA_PKT_WRITE_INCR_INIT_DW0_init_dw0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_WRITE_INCR_INIT_DW0_init_dw0_shift 0
|
|
#define SDMA_PKT_WRITE_INCR_INIT_DW0_INIT_DW0(x) (((x) & SDMA_PKT_WRITE_INCR_INIT_DW0_init_dw0_mask) << SDMA_PKT_WRITE_INCR_INIT_DW0_init_dw0_shift)
|
|
|
|
/*define for INIT_DW1 word*/
|
|
/*define for init_dw1 field*/
|
|
#define SDMA_PKT_WRITE_INCR_INIT_DW1_init_dw1_offset 6
|
|
#define SDMA_PKT_WRITE_INCR_INIT_DW1_init_dw1_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_WRITE_INCR_INIT_DW1_init_dw1_shift 0
|
|
#define SDMA_PKT_WRITE_INCR_INIT_DW1_INIT_DW1(x) (((x) & SDMA_PKT_WRITE_INCR_INIT_DW1_init_dw1_mask) << SDMA_PKT_WRITE_INCR_INIT_DW1_init_dw1_shift)
|
|
|
|
/*define for INCR_DW0 word*/
|
|
/*define for incr_dw0 field*/
|
|
#define SDMA_PKT_WRITE_INCR_INCR_DW0_incr_dw0_offset 7
|
|
#define SDMA_PKT_WRITE_INCR_INCR_DW0_incr_dw0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_WRITE_INCR_INCR_DW0_incr_dw0_shift 0
|
|
#define SDMA_PKT_WRITE_INCR_INCR_DW0_INCR_DW0(x) (((x) & SDMA_PKT_WRITE_INCR_INCR_DW0_incr_dw0_mask) << SDMA_PKT_WRITE_INCR_INCR_DW0_incr_dw0_shift)
|
|
|
|
/*define for INCR_DW1 word*/
|
|
/*define for incr_dw1 field*/
|
|
#define SDMA_PKT_WRITE_INCR_INCR_DW1_incr_dw1_offset 8
|
|
#define SDMA_PKT_WRITE_INCR_INCR_DW1_incr_dw1_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_WRITE_INCR_INCR_DW1_incr_dw1_shift 0
|
|
#define SDMA_PKT_WRITE_INCR_INCR_DW1_INCR_DW1(x) (((x) & SDMA_PKT_WRITE_INCR_INCR_DW1_incr_dw1_mask) << SDMA_PKT_WRITE_INCR_INCR_DW1_incr_dw1_shift)
|
|
|
|
/*define for COUNT word*/
|
|
/*define for count field*/
|
|
#define SDMA_PKT_WRITE_INCR_COUNT_count_offset 9
|
|
#define SDMA_PKT_WRITE_INCR_COUNT_count_mask 0x0007FFFF
|
|
#define SDMA_PKT_WRITE_INCR_COUNT_count_shift 0
|
|
#define SDMA_PKT_WRITE_INCR_COUNT_COUNT(x) (((x) & SDMA_PKT_WRITE_INCR_COUNT_count_mask) << SDMA_PKT_WRITE_INCR_COUNT_count_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_INDIRECT packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_INDIRECT_HEADER_op_offset 0
|
|
#define SDMA_PKT_INDIRECT_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_INDIRECT_HEADER_op_shift 0
|
|
#define SDMA_PKT_INDIRECT_HEADER_OP(x) (((x) & SDMA_PKT_INDIRECT_HEADER_op_mask) << SDMA_PKT_INDIRECT_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_INDIRECT_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_INDIRECT_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_INDIRECT_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_INDIRECT_HEADER_SUB_OP(x) (((x) & SDMA_PKT_INDIRECT_HEADER_sub_op_mask) << SDMA_PKT_INDIRECT_HEADER_sub_op_shift)
|
|
|
|
/*define for vmid field*/
|
|
#define SDMA_PKT_INDIRECT_HEADER_vmid_offset 0
|
|
#define SDMA_PKT_INDIRECT_HEADER_vmid_mask 0x0000000F
|
|
#define SDMA_PKT_INDIRECT_HEADER_vmid_shift 16
|
|
#define SDMA_PKT_INDIRECT_HEADER_VMID(x) (((x) & SDMA_PKT_INDIRECT_HEADER_vmid_mask) << SDMA_PKT_INDIRECT_HEADER_vmid_shift)
|
|
|
|
/*define for BASE_LO word*/
|
|
/*define for ib_base_31_0 field*/
|
|
#define SDMA_PKT_INDIRECT_BASE_LO_ib_base_31_0_offset 1
|
|
#define SDMA_PKT_INDIRECT_BASE_LO_ib_base_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_INDIRECT_BASE_LO_ib_base_31_0_shift 0
|
|
#define SDMA_PKT_INDIRECT_BASE_LO_IB_BASE_31_0(x) (((x) & SDMA_PKT_INDIRECT_BASE_LO_ib_base_31_0_mask) << SDMA_PKT_INDIRECT_BASE_LO_ib_base_31_0_shift)
|
|
|
|
/*define for BASE_HI word*/
|
|
/*define for ib_base_63_32 field*/
|
|
#define SDMA_PKT_INDIRECT_BASE_HI_ib_base_63_32_offset 2
|
|
#define SDMA_PKT_INDIRECT_BASE_HI_ib_base_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_INDIRECT_BASE_HI_ib_base_63_32_shift 0
|
|
#define SDMA_PKT_INDIRECT_BASE_HI_IB_BASE_63_32(x) (((x) & SDMA_PKT_INDIRECT_BASE_HI_ib_base_63_32_mask) << SDMA_PKT_INDIRECT_BASE_HI_ib_base_63_32_shift)
|
|
|
|
/*define for IB_SIZE word*/
|
|
/*define for ib_size field*/
|
|
#define SDMA_PKT_INDIRECT_IB_SIZE_ib_size_offset 3
|
|
#define SDMA_PKT_INDIRECT_IB_SIZE_ib_size_mask 0x000FFFFF
|
|
#define SDMA_PKT_INDIRECT_IB_SIZE_ib_size_shift 0
|
|
#define SDMA_PKT_INDIRECT_IB_SIZE_IB_SIZE(x) (((x) & SDMA_PKT_INDIRECT_IB_SIZE_ib_size_mask) << SDMA_PKT_INDIRECT_IB_SIZE_ib_size_shift)
|
|
|
|
/*define for CSA_ADDR_LO word*/
|
|
/*define for csa_addr_31_0 field*/
|
|
#define SDMA_PKT_INDIRECT_CSA_ADDR_LO_csa_addr_31_0_offset 4
|
|
#define SDMA_PKT_INDIRECT_CSA_ADDR_LO_csa_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_INDIRECT_CSA_ADDR_LO_csa_addr_31_0_shift 0
|
|
#define SDMA_PKT_INDIRECT_CSA_ADDR_LO_CSA_ADDR_31_0(x) (((x) & SDMA_PKT_INDIRECT_CSA_ADDR_LO_csa_addr_31_0_mask) << SDMA_PKT_INDIRECT_CSA_ADDR_LO_csa_addr_31_0_shift)
|
|
|
|
/*define for CSA_ADDR_HI word*/
|
|
/*define for csa_addr_63_32 field*/
|
|
#define SDMA_PKT_INDIRECT_CSA_ADDR_HI_csa_addr_63_32_offset 5
|
|
#define SDMA_PKT_INDIRECT_CSA_ADDR_HI_csa_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_INDIRECT_CSA_ADDR_HI_csa_addr_63_32_shift 0
|
|
#define SDMA_PKT_INDIRECT_CSA_ADDR_HI_CSA_ADDR_63_32(x) (((x) & SDMA_PKT_INDIRECT_CSA_ADDR_HI_csa_addr_63_32_mask) << SDMA_PKT_INDIRECT_CSA_ADDR_HI_csa_addr_63_32_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_SEMAPHORE packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_op_offset 0
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_op_shift 0
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_OP(x) (((x) & SDMA_PKT_SEMAPHORE_HEADER_op_mask) << SDMA_PKT_SEMAPHORE_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_SUB_OP(x) (((x) & SDMA_PKT_SEMAPHORE_HEADER_sub_op_mask) << SDMA_PKT_SEMAPHORE_HEADER_sub_op_shift)
|
|
|
|
/*define for write_one field*/
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_write_one_offset 0
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_write_one_mask 0x00000001
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_write_one_shift 29
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_WRITE_ONE(x) (((x) & SDMA_PKT_SEMAPHORE_HEADER_write_one_mask) << SDMA_PKT_SEMAPHORE_HEADER_write_one_shift)
|
|
|
|
/*define for signal field*/
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_signal_offset 0
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_signal_mask 0x00000001
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_signal_shift 30
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_SIGNAL(x) (((x) & SDMA_PKT_SEMAPHORE_HEADER_signal_mask) << SDMA_PKT_SEMAPHORE_HEADER_signal_shift)
|
|
|
|
/*define for mailbox field*/
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_mailbox_offset 0
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_mailbox_mask 0x00000001
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_mailbox_shift 31
|
|
#define SDMA_PKT_SEMAPHORE_HEADER_MAILBOX(x) (((x) & SDMA_PKT_SEMAPHORE_HEADER_mailbox_mask) << SDMA_PKT_SEMAPHORE_HEADER_mailbox_shift)
|
|
|
|
/*define for ADDR_LO word*/
|
|
/*define for addr_31_0 field*/
|
|
#define SDMA_PKT_SEMAPHORE_ADDR_LO_addr_31_0_offset 1
|
|
#define SDMA_PKT_SEMAPHORE_ADDR_LO_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_SEMAPHORE_ADDR_LO_addr_31_0_shift 0
|
|
#define SDMA_PKT_SEMAPHORE_ADDR_LO_ADDR_31_0(x) (((x) & SDMA_PKT_SEMAPHORE_ADDR_LO_addr_31_0_mask) << SDMA_PKT_SEMAPHORE_ADDR_LO_addr_31_0_shift)
|
|
|
|
/*define for ADDR_HI word*/
|
|
/*define for addr_63_32 field*/
|
|
#define SDMA_PKT_SEMAPHORE_ADDR_HI_addr_63_32_offset 2
|
|
#define SDMA_PKT_SEMAPHORE_ADDR_HI_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_SEMAPHORE_ADDR_HI_addr_63_32_shift 0
|
|
#define SDMA_PKT_SEMAPHORE_ADDR_HI_ADDR_63_32(x) (((x) & SDMA_PKT_SEMAPHORE_ADDR_HI_addr_63_32_mask) << SDMA_PKT_SEMAPHORE_ADDR_HI_addr_63_32_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_FENCE packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_FENCE_HEADER_op_offset 0
|
|
#define SDMA_PKT_FENCE_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_FENCE_HEADER_op_shift 0
|
|
#define SDMA_PKT_FENCE_HEADER_OP(x) (((x) & SDMA_PKT_FENCE_HEADER_op_mask) << SDMA_PKT_FENCE_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_FENCE_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_FENCE_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_FENCE_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_FENCE_HEADER_SUB_OP(x) (((x) & SDMA_PKT_FENCE_HEADER_sub_op_mask) << SDMA_PKT_FENCE_HEADER_sub_op_shift)
|
|
|
|
/*define for ADDR_LO word*/
|
|
/*define for addr_31_0 field*/
|
|
#define SDMA_PKT_FENCE_ADDR_LO_addr_31_0_offset 1
|
|
#define SDMA_PKT_FENCE_ADDR_LO_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_FENCE_ADDR_LO_addr_31_0_shift 0
|
|
#define SDMA_PKT_FENCE_ADDR_LO_ADDR_31_0(x) (((x) & SDMA_PKT_FENCE_ADDR_LO_addr_31_0_mask) << SDMA_PKT_FENCE_ADDR_LO_addr_31_0_shift)
|
|
|
|
/*define for ADDR_HI word*/
|
|
/*define for addr_63_32 field*/
|
|
#define SDMA_PKT_FENCE_ADDR_HI_addr_63_32_offset 2
|
|
#define SDMA_PKT_FENCE_ADDR_HI_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_FENCE_ADDR_HI_addr_63_32_shift 0
|
|
#define SDMA_PKT_FENCE_ADDR_HI_ADDR_63_32(x) (((x) & SDMA_PKT_FENCE_ADDR_HI_addr_63_32_mask) << SDMA_PKT_FENCE_ADDR_HI_addr_63_32_shift)
|
|
|
|
/*define for DATA word*/
|
|
/*define for data field*/
|
|
#define SDMA_PKT_FENCE_DATA_data_offset 3
|
|
#define SDMA_PKT_FENCE_DATA_data_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_FENCE_DATA_data_shift 0
|
|
#define SDMA_PKT_FENCE_DATA_DATA(x) (((x) & SDMA_PKT_FENCE_DATA_data_mask) << SDMA_PKT_FENCE_DATA_data_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_SRBM_WRITE packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_SRBM_WRITE_HEADER_op_offset 0
|
|
#define SDMA_PKT_SRBM_WRITE_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_SRBM_WRITE_HEADER_op_shift 0
|
|
#define SDMA_PKT_SRBM_WRITE_HEADER_OP(x) (((x) & SDMA_PKT_SRBM_WRITE_HEADER_op_mask) << SDMA_PKT_SRBM_WRITE_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_SRBM_WRITE_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_SRBM_WRITE_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_SRBM_WRITE_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_SRBM_WRITE_HEADER_SUB_OP(x) (((x) & SDMA_PKT_SRBM_WRITE_HEADER_sub_op_mask) << SDMA_PKT_SRBM_WRITE_HEADER_sub_op_shift)
|
|
|
|
/*define for byte_en field*/
|
|
#define SDMA_PKT_SRBM_WRITE_HEADER_byte_en_offset 0
|
|
#define SDMA_PKT_SRBM_WRITE_HEADER_byte_en_mask 0x0000000F
|
|
#define SDMA_PKT_SRBM_WRITE_HEADER_byte_en_shift 28
|
|
#define SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(x) (((x) & SDMA_PKT_SRBM_WRITE_HEADER_byte_en_mask) << SDMA_PKT_SRBM_WRITE_HEADER_byte_en_shift)
|
|
|
|
/*define for ADDR word*/
|
|
/*define for addr field*/
|
|
#define SDMA_PKT_SRBM_WRITE_ADDR_addr_offset 1
|
|
#define SDMA_PKT_SRBM_WRITE_ADDR_addr_mask 0x0000FFFF
|
|
#define SDMA_PKT_SRBM_WRITE_ADDR_addr_shift 0
|
|
#define SDMA_PKT_SRBM_WRITE_ADDR_ADDR(x) (((x) & SDMA_PKT_SRBM_WRITE_ADDR_addr_mask) << SDMA_PKT_SRBM_WRITE_ADDR_addr_shift)
|
|
|
|
/*define for DATA word*/
|
|
/*define for data field*/
|
|
#define SDMA_PKT_SRBM_WRITE_DATA_data_offset 2
|
|
#define SDMA_PKT_SRBM_WRITE_DATA_data_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_SRBM_WRITE_DATA_data_shift 0
|
|
#define SDMA_PKT_SRBM_WRITE_DATA_DATA(x) (((x) & SDMA_PKT_SRBM_WRITE_DATA_data_mask) << SDMA_PKT_SRBM_WRITE_DATA_data_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_PRE_EXE packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_PRE_EXE_HEADER_op_offset 0
|
|
#define SDMA_PKT_PRE_EXE_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_PRE_EXE_HEADER_op_shift 0
|
|
#define SDMA_PKT_PRE_EXE_HEADER_OP(x) (((x) & SDMA_PKT_PRE_EXE_HEADER_op_mask) << SDMA_PKT_PRE_EXE_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_PRE_EXE_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_PRE_EXE_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_PRE_EXE_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_PRE_EXE_HEADER_SUB_OP(x) (((x) & SDMA_PKT_PRE_EXE_HEADER_sub_op_mask) << SDMA_PKT_PRE_EXE_HEADER_sub_op_shift)
|
|
|
|
/*define for dev_sel field*/
|
|
#define SDMA_PKT_PRE_EXE_HEADER_dev_sel_offset 0
|
|
#define SDMA_PKT_PRE_EXE_HEADER_dev_sel_mask 0x000000FF
|
|
#define SDMA_PKT_PRE_EXE_HEADER_dev_sel_shift 16
|
|
#define SDMA_PKT_PRE_EXE_HEADER_DEV_SEL(x) (((x) & SDMA_PKT_PRE_EXE_HEADER_dev_sel_mask) << SDMA_PKT_PRE_EXE_HEADER_dev_sel_shift)
|
|
|
|
/*define for EXEC_COUNT word*/
|
|
/*define for exec_count field*/
|
|
#define SDMA_PKT_PRE_EXE_EXEC_COUNT_exec_count_offset 1
|
|
#define SDMA_PKT_PRE_EXE_EXEC_COUNT_exec_count_mask 0x00003FFF
|
|
#define SDMA_PKT_PRE_EXE_EXEC_COUNT_exec_count_shift 0
|
|
#define SDMA_PKT_PRE_EXE_EXEC_COUNT_EXEC_COUNT(x) (((x) & SDMA_PKT_PRE_EXE_EXEC_COUNT_exec_count_mask) << SDMA_PKT_PRE_EXE_EXEC_COUNT_exec_count_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_COND_EXE packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_COND_EXE_HEADER_op_offset 0
|
|
#define SDMA_PKT_COND_EXE_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_COND_EXE_HEADER_op_shift 0
|
|
#define SDMA_PKT_COND_EXE_HEADER_OP(x) (((x) & SDMA_PKT_COND_EXE_HEADER_op_mask) << SDMA_PKT_COND_EXE_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_COND_EXE_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_COND_EXE_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_COND_EXE_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_COND_EXE_HEADER_SUB_OP(x) (((x) & SDMA_PKT_COND_EXE_HEADER_sub_op_mask) << SDMA_PKT_COND_EXE_HEADER_sub_op_shift)
|
|
|
|
/*define for ADDR_LO word*/
|
|
/*define for addr_31_0 field*/
|
|
#define SDMA_PKT_COND_EXE_ADDR_LO_addr_31_0_offset 1
|
|
#define SDMA_PKT_COND_EXE_ADDR_LO_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COND_EXE_ADDR_LO_addr_31_0_shift 0
|
|
#define SDMA_PKT_COND_EXE_ADDR_LO_ADDR_31_0(x) (((x) & SDMA_PKT_COND_EXE_ADDR_LO_addr_31_0_mask) << SDMA_PKT_COND_EXE_ADDR_LO_addr_31_0_shift)
|
|
|
|
/*define for ADDR_HI word*/
|
|
/*define for addr_63_32 field*/
|
|
#define SDMA_PKT_COND_EXE_ADDR_HI_addr_63_32_offset 2
|
|
#define SDMA_PKT_COND_EXE_ADDR_HI_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COND_EXE_ADDR_HI_addr_63_32_shift 0
|
|
#define SDMA_PKT_COND_EXE_ADDR_HI_ADDR_63_32(x) (((x) & SDMA_PKT_COND_EXE_ADDR_HI_addr_63_32_mask) << SDMA_PKT_COND_EXE_ADDR_HI_addr_63_32_shift)
|
|
|
|
/*define for REFERENCE word*/
|
|
/*define for reference field*/
|
|
#define SDMA_PKT_COND_EXE_REFERENCE_reference_offset 3
|
|
#define SDMA_PKT_COND_EXE_REFERENCE_reference_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_COND_EXE_REFERENCE_reference_shift 0
|
|
#define SDMA_PKT_COND_EXE_REFERENCE_REFERENCE(x) (((x) & SDMA_PKT_COND_EXE_REFERENCE_reference_mask) << SDMA_PKT_COND_EXE_REFERENCE_reference_shift)
|
|
|
|
/*define for EXEC_COUNT word*/
|
|
/*define for exec_count field*/
|
|
#define SDMA_PKT_COND_EXE_EXEC_COUNT_exec_count_offset 4
|
|
#define SDMA_PKT_COND_EXE_EXEC_COUNT_exec_count_mask 0x00003FFF
|
|
#define SDMA_PKT_COND_EXE_EXEC_COUNT_exec_count_shift 0
|
|
#define SDMA_PKT_COND_EXE_EXEC_COUNT_EXEC_COUNT(x) (((x) & SDMA_PKT_COND_EXE_EXEC_COUNT_exec_count_mask) << SDMA_PKT_COND_EXE_EXEC_COUNT_exec_count_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_CONSTANT_FILL packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_CONSTANT_FILL_HEADER_op_offset 0
|
|
#define SDMA_PKT_CONSTANT_FILL_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_CONSTANT_FILL_HEADER_op_shift 0
|
|
#define SDMA_PKT_CONSTANT_FILL_HEADER_OP(x) (((x) & SDMA_PKT_CONSTANT_FILL_HEADER_op_mask) << SDMA_PKT_CONSTANT_FILL_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_CONSTANT_FILL_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_CONSTANT_FILL_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_CONSTANT_FILL_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_CONSTANT_FILL_HEADER_SUB_OP(x) (((x) & SDMA_PKT_CONSTANT_FILL_HEADER_sub_op_mask) << SDMA_PKT_CONSTANT_FILL_HEADER_sub_op_shift)
|
|
|
|
/*define for sw field*/
|
|
#define SDMA_PKT_CONSTANT_FILL_HEADER_sw_offset 0
|
|
#define SDMA_PKT_CONSTANT_FILL_HEADER_sw_mask 0x00000003
|
|
#define SDMA_PKT_CONSTANT_FILL_HEADER_sw_shift 16
|
|
#define SDMA_PKT_CONSTANT_FILL_HEADER_SW(x) (((x) & SDMA_PKT_CONSTANT_FILL_HEADER_sw_mask) << SDMA_PKT_CONSTANT_FILL_HEADER_sw_shift)
|
|
|
|
/*define for fillsize field*/
|
|
#define SDMA_PKT_CONSTANT_FILL_HEADER_fillsize_offset 0
|
|
#define SDMA_PKT_CONSTANT_FILL_HEADER_fillsize_mask 0x00000003
|
|
#define SDMA_PKT_CONSTANT_FILL_HEADER_fillsize_shift 30
|
|
#define SDMA_PKT_CONSTANT_FILL_HEADER_FILLSIZE(x) (((x) & SDMA_PKT_CONSTANT_FILL_HEADER_fillsize_mask) << SDMA_PKT_CONSTANT_FILL_HEADER_fillsize_shift)
|
|
|
|
/*define for DST_ADDR_LO word*/
|
|
/*define for dst_addr_31_0 field*/
|
|
#define SDMA_PKT_CONSTANT_FILL_DST_ADDR_LO_dst_addr_31_0_offset 1
|
|
#define SDMA_PKT_CONSTANT_FILL_DST_ADDR_LO_dst_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_CONSTANT_FILL_DST_ADDR_LO_dst_addr_31_0_shift 0
|
|
#define SDMA_PKT_CONSTANT_FILL_DST_ADDR_LO_DST_ADDR_31_0(x) (((x) & SDMA_PKT_CONSTANT_FILL_DST_ADDR_LO_dst_addr_31_0_mask) << SDMA_PKT_CONSTANT_FILL_DST_ADDR_LO_dst_addr_31_0_shift)
|
|
|
|
/*define for DST_ADDR_HI word*/
|
|
/*define for dst_addr_63_32 field*/
|
|
#define SDMA_PKT_CONSTANT_FILL_DST_ADDR_HI_dst_addr_63_32_offset 2
|
|
#define SDMA_PKT_CONSTANT_FILL_DST_ADDR_HI_dst_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_CONSTANT_FILL_DST_ADDR_HI_dst_addr_63_32_shift 0
|
|
#define SDMA_PKT_CONSTANT_FILL_DST_ADDR_HI_DST_ADDR_63_32(x) (((x) & SDMA_PKT_CONSTANT_FILL_DST_ADDR_HI_dst_addr_63_32_mask) << SDMA_PKT_CONSTANT_FILL_DST_ADDR_HI_dst_addr_63_32_shift)
|
|
|
|
/*define for DATA word*/
|
|
/*define for src_data_31_0 field*/
|
|
#define SDMA_PKT_CONSTANT_FILL_DATA_src_data_31_0_offset 3
|
|
#define SDMA_PKT_CONSTANT_FILL_DATA_src_data_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_CONSTANT_FILL_DATA_src_data_31_0_shift 0
|
|
#define SDMA_PKT_CONSTANT_FILL_DATA_SRC_DATA_31_0(x) (((x) & SDMA_PKT_CONSTANT_FILL_DATA_src_data_31_0_mask) << SDMA_PKT_CONSTANT_FILL_DATA_src_data_31_0_shift)
|
|
|
|
/*define for COUNT word*/
|
|
/*define for count field*/
|
|
#define SDMA_PKT_CONSTANT_FILL_COUNT_count_offset 4
|
|
#define SDMA_PKT_CONSTANT_FILL_COUNT_count_mask 0x003FFFFF
|
|
#define SDMA_PKT_CONSTANT_FILL_COUNT_count_shift 0
|
|
#define SDMA_PKT_CONSTANT_FILL_COUNT_COUNT(x) (((x) & SDMA_PKT_CONSTANT_FILL_COUNT_count_mask) << SDMA_PKT_CONSTANT_FILL_COUNT_count_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_POLL_REGMEM packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_op_offset 0
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_op_shift 0
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_OP(x) (((x) & SDMA_PKT_POLL_REGMEM_HEADER_op_mask) << SDMA_PKT_POLL_REGMEM_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_SUB_OP(x) (((x) & SDMA_PKT_POLL_REGMEM_HEADER_sub_op_mask) << SDMA_PKT_POLL_REGMEM_HEADER_sub_op_shift)
|
|
|
|
/*define for hdp_flush field*/
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_hdp_flush_offset 0
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_hdp_flush_mask 0x00000001
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_hdp_flush_shift 26
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(x) (((x) & SDMA_PKT_POLL_REGMEM_HEADER_hdp_flush_mask) << SDMA_PKT_POLL_REGMEM_HEADER_hdp_flush_shift)
|
|
|
|
/*define for func field*/
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_func_offset 0
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_func_mask 0x00000007
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_func_shift 28
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_FUNC(x) (((x) & SDMA_PKT_POLL_REGMEM_HEADER_func_mask) << SDMA_PKT_POLL_REGMEM_HEADER_func_shift)
|
|
|
|
/*define for mem_poll field*/
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_mem_poll_offset 0
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_mem_poll_mask 0x00000001
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_mem_poll_shift 31
|
|
#define SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(x) (((x) & SDMA_PKT_POLL_REGMEM_HEADER_mem_poll_mask) << SDMA_PKT_POLL_REGMEM_HEADER_mem_poll_shift)
|
|
|
|
/*define for ADDR_LO word*/
|
|
/*define for addr_31_0 field*/
|
|
#define SDMA_PKT_POLL_REGMEM_ADDR_LO_addr_31_0_offset 1
|
|
#define SDMA_PKT_POLL_REGMEM_ADDR_LO_addr_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_POLL_REGMEM_ADDR_LO_addr_31_0_shift 0
|
|
#define SDMA_PKT_POLL_REGMEM_ADDR_LO_ADDR_31_0(x) (((x) & SDMA_PKT_POLL_REGMEM_ADDR_LO_addr_31_0_mask) << SDMA_PKT_POLL_REGMEM_ADDR_LO_addr_31_0_shift)
|
|
|
|
/*define for ADDR_HI word*/
|
|
/*define for addr_63_32 field*/
|
|
#define SDMA_PKT_POLL_REGMEM_ADDR_HI_addr_63_32_offset 2
|
|
#define SDMA_PKT_POLL_REGMEM_ADDR_HI_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_POLL_REGMEM_ADDR_HI_addr_63_32_shift 0
|
|
#define SDMA_PKT_POLL_REGMEM_ADDR_HI_ADDR_63_32(x) (((x) & SDMA_PKT_POLL_REGMEM_ADDR_HI_addr_63_32_mask) << SDMA_PKT_POLL_REGMEM_ADDR_HI_addr_63_32_shift)
|
|
|
|
/*define for VALUE word*/
|
|
/*define for value field*/
|
|
#define SDMA_PKT_POLL_REGMEM_VALUE_value_offset 3
|
|
#define SDMA_PKT_POLL_REGMEM_VALUE_value_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_POLL_REGMEM_VALUE_value_shift 0
|
|
#define SDMA_PKT_POLL_REGMEM_VALUE_VALUE(x) (((x) & SDMA_PKT_POLL_REGMEM_VALUE_value_mask) << SDMA_PKT_POLL_REGMEM_VALUE_value_shift)
|
|
|
|
/*define for MASK word*/
|
|
/*define for mask field*/
|
|
#define SDMA_PKT_POLL_REGMEM_MASK_mask_offset 4
|
|
#define SDMA_PKT_POLL_REGMEM_MASK_mask_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_POLL_REGMEM_MASK_mask_shift 0
|
|
#define SDMA_PKT_POLL_REGMEM_MASK_MASK(x) (((x) & SDMA_PKT_POLL_REGMEM_MASK_mask_mask) << SDMA_PKT_POLL_REGMEM_MASK_mask_shift)
|
|
|
|
/*define for DW5 word*/
|
|
/*define for interval field*/
|
|
#define SDMA_PKT_POLL_REGMEM_DW5_interval_offset 5
|
|
#define SDMA_PKT_POLL_REGMEM_DW5_interval_mask 0x0000FFFF
|
|
#define SDMA_PKT_POLL_REGMEM_DW5_interval_shift 0
|
|
#define SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(x) (((x) & SDMA_PKT_POLL_REGMEM_DW5_interval_mask) << SDMA_PKT_POLL_REGMEM_DW5_interval_shift)
|
|
|
|
/*define for retry_count field*/
|
|
#define SDMA_PKT_POLL_REGMEM_DW5_retry_count_offset 5
|
|
#define SDMA_PKT_POLL_REGMEM_DW5_retry_count_mask 0x00000FFF
|
|
#define SDMA_PKT_POLL_REGMEM_DW5_retry_count_shift 16
|
|
#define SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(x) (((x) & SDMA_PKT_POLL_REGMEM_DW5_retry_count_mask) << SDMA_PKT_POLL_REGMEM_DW5_retry_count_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_TIMESTAMP_SET packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_TIMESTAMP_SET_HEADER_op_offset 0
|
|
#define SDMA_PKT_TIMESTAMP_SET_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_TIMESTAMP_SET_HEADER_op_shift 0
|
|
#define SDMA_PKT_TIMESTAMP_SET_HEADER_OP(x) (((x) & SDMA_PKT_TIMESTAMP_SET_HEADER_op_mask) << SDMA_PKT_TIMESTAMP_SET_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_TIMESTAMP_SET_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_TIMESTAMP_SET_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_TIMESTAMP_SET_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_TIMESTAMP_SET_HEADER_SUB_OP(x) (((x) & SDMA_PKT_TIMESTAMP_SET_HEADER_sub_op_mask) << SDMA_PKT_TIMESTAMP_SET_HEADER_sub_op_shift)
|
|
|
|
/*define for INIT_DATA_LO word*/
|
|
/*define for init_data_31_0 field*/
|
|
#define SDMA_PKT_TIMESTAMP_SET_INIT_DATA_LO_init_data_31_0_offset 1
|
|
#define SDMA_PKT_TIMESTAMP_SET_INIT_DATA_LO_init_data_31_0_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_TIMESTAMP_SET_INIT_DATA_LO_init_data_31_0_shift 0
|
|
#define SDMA_PKT_TIMESTAMP_SET_INIT_DATA_LO_INIT_DATA_31_0(x) (((x) & SDMA_PKT_TIMESTAMP_SET_INIT_DATA_LO_init_data_31_0_mask) << SDMA_PKT_TIMESTAMP_SET_INIT_DATA_LO_init_data_31_0_shift)
|
|
|
|
/*define for INIT_DATA_HI word*/
|
|
/*define for init_data_63_32 field*/
|
|
#define SDMA_PKT_TIMESTAMP_SET_INIT_DATA_HI_init_data_63_32_offset 2
|
|
#define SDMA_PKT_TIMESTAMP_SET_INIT_DATA_HI_init_data_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_TIMESTAMP_SET_INIT_DATA_HI_init_data_63_32_shift 0
|
|
#define SDMA_PKT_TIMESTAMP_SET_INIT_DATA_HI_INIT_DATA_63_32(x) (((x) & SDMA_PKT_TIMESTAMP_SET_INIT_DATA_HI_init_data_63_32_mask) << SDMA_PKT_TIMESTAMP_SET_INIT_DATA_HI_init_data_63_32_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_TIMESTAMP_GET packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_TIMESTAMP_GET_HEADER_op_offset 0
|
|
#define SDMA_PKT_TIMESTAMP_GET_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_TIMESTAMP_GET_HEADER_op_shift 0
|
|
#define SDMA_PKT_TIMESTAMP_GET_HEADER_OP(x) (((x) & SDMA_PKT_TIMESTAMP_GET_HEADER_op_mask) << SDMA_PKT_TIMESTAMP_GET_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_TIMESTAMP_GET_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_TIMESTAMP_GET_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_TIMESTAMP_GET_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_TIMESTAMP_GET_HEADER_SUB_OP(x) (((x) & SDMA_PKT_TIMESTAMP_GET_HEADER_sub_op_mask) << SDMA_PKT_TIMESTAMP_GET_HEADER_sub_op_shift)
|
|
|
|
/*define for WRITE_ADDR_LO word*/
|
|
/*define for write_addr_31_3 field*/
|
|
#define SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_LO_write_addr_31_3_offset 1
|
|
#define SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_LO_write_addr_31_3_mask 0x1FFFFFFF
|
|
#define SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_LO_write_addr_31_3_shift 3
|
|
#define SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_LO_WRITE_ADDR_31_3(x) (((x) & SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_LO_write_addr_31_3_mask) << SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_LO_write_addr_31_3_shift)
|
|
|
|
/*define for WRITE_ADDR_HI word*/
|
|
/*define for write_addr_63_32 field*/
|
|
#define SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_HI_write_addr_63_32_offset 2
|
|
#define SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_HI_write_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_HI_write_addr_63_32_shift 0
|
|
#define SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_HI_WRITE_ADDR_63_32(x) (((x) & SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_HI_write_addr_63_32_mask) << SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_HI_write_addr_63_32_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_TIMESTAMP_GET_GLOBAL packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_op_offset 0
|
|
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_op_shift 0
|
|
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_OP(x) (((x) & SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_op_mask) << SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_SUB_OP(x) (((x) & SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_sub_op_mask) << SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_sub_op_shift)
|
|
|
|
/*define for WRITE_ADDR_LO word*/
|
|
/*define for write_addr_31_3 field*/
|
|
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_LO_write_addr_31_3_offset 1
|
|
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_LO_write_addr_31_3_mask 0x1FFFFFFF
|
|
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_LO_write_addr_31_3_shift 3
|
|
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_LO_WRITE_ADDR_31_3(x) (((x) & SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_LO_write_addr_31_3_mask) << SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_LO_write_addr_31_3_shift)
|
|
|
|
/*define for WRITE_ADDR_HI word*/
|
|
/*define for write_addr_63_32 field*/
|
|
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_HI_write_addr_63_32_offset 2
|
|
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_HI_write_addr_63_32_mask 0xFFFFFFFF
|
|
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_HI_write_addr_63_32_shift 0
|
|
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_HI_WRITE_ADDR_63_32(x) (((x) & SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_HI_write_addr_63_32_mask) << SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_HI_write_addr_63_32_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_TRAP packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_TRAP_HEADER_op_offset 0
|
|
#define SDMA_PKT_TRAP_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_TRAP_HEADER_op_shift 0
|
|
#define SDMA_PKT_TRAP_HEADER_OP(x) (((x) & SDMA_PKT_TRAP_HEADER_op_mask) << SDMA_PKT_TRAP_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_TRAP_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_TRAP_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_TRAP_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_TRAP_HEADER_SUB_OP(x) (((x) & SDMA_PKT_TRAP_HEADER_sub_op_mask) << SDMA_PKT_TRAP_HEADER_sub_op_shift)
|
|
|
|
/*define for INT_CONTEXT word*/
|
|
/*define for int_context field*/
|
|
#define SDMA_PKT_TRAP_INT_CONTEXT_int_context_offset 1
|
|
#define SDMA_PKT_TRAP_INT_CONTEXT_int_context_mask 0x0FFFFFFF
|
|
#define SDMA_PKT_TRAP_INT_CONTEXT_int_context_shift 0
|
|
#define SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(x) (((x) & SDMA_PKT_TRAP_INT_CONTEXT_int_context_mask) << SDMA_PKT_TRAP_INT_CONTEXT_int_context_shift)
|
|
|
|
|
|
/*
|
|
** Definitions for SDMA_PKT_NOP packet
|
|
*/
|
|
|
|
/*define for HEADER word*/
|
|
/*define for op field*/
|
|
#define SDMA_PKT_NOP_HEADER_op_offset 0
|
|
#define SDMA_PKT_NOP_HEADER_op_mask 0x000000FF
|
|
#define SDMA_PKT_NOP_HEADER_op_shift 0
|
|
#define SDMA_PKT_NOP_HEADER_OP(x) (((x) & SDMA_PKT_NOP_HEADER_op_mask) << SDMA_PKT_NOP_HEADER_op_shift)
|
|
|
|
/*define for sub_op field*/
|
|
#define SDMA_PKT_NOP_HEADER_sub_op_offset 0
|
|
#define SDMA_PKT_NOP_HEADER_sub_op_mask 0x000000FF
|
|
#define SDMA_PKT_NOP_HEADER_sub_op_shift 8
|
|
#define SDMA_PKT_NOP_HEADER_SUB_OP(x) (((x) & SDMA_PKT_NOP_HEADER_sub_op_mask) << SDMA_PKT_NOP_HEADER_sub_op_shift)
|
|
|
|
|
|
#endif /* __ICELAND_SDMA_PKT_OPEN_H_ */
|