forked from Minki/linux
1665c177ab
Broxton DSP needs retains code loaded during runtime_pm cycles. But it looses that on suspend cycle, so on resume we need to download the firmware again. This is done by adding a new flag and based on flag status, we download the firmware. Signed-off-by: Jayachandran B <jayachandran.b@intel.com> Signed-off-by: Senthilnathan Veppur <senthilnathanx.veppur@intel.com> Signed-off-by: Vinod Koul <vinod.koul@intel.com> Signed-off-by: Mark Brown <broonie@kernel.org>
354 lines
8.7 KiB
C
354 lines
8.7 KiB
C
/*
|
|
* bxt-sst.c - DSP library functions for BXT platform
|
|
*
|
|
* Copyright (C) 2015-16 Intel Corp
|
|
* Author:Rafal Redzimski <rafal.f.redzimski@intel.com>
|
|
* Jeeja KP <jeeja.kp@intel.com>
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License as published by
|
|
* the Free Software Foundation; version 2 of the License.
|
|
*
|
|
* This program is distributed in the hope that it will be useful, but
|
|
* WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
* General Public License for more details.
|
|
*/
|
|
|
|
#include <linux/module.h>
|
|
#include <linux/delay.h>
|
|
#include <linux/firmware.h>
|
|
#include <linux/device.h>
|
|
|
|
#include "../common/sst-dsp.h"
|
|
#include "../common/sst-dsp-priv.h"
|
|
#include "skl-sst-ipc.h"
|
|
|
|
#define BXT_BASEFW_TIMEOUT 3000
|
|
#define BXT_INIT_TIMEOUT 500
|
|
#define BXT_IPC_PURGE_FW 0x01004000
|
|
|
|
#define BXT_ROM_INIT 0x5
|
|
#define BXT_ADSP_SRAM0_BASE 0x80000
|
|
|
|
/* Firmware status window */
|
|
#define BXT_ADSP_FW_STATUS BXT_ADSP_SRAM0_BASE
|
|
#define BXT_ADSP_ERROR_CODE (BXT_ADSP_FW_STATUS + 0x4)
|
|
|
|
#define BXT_ADSP_SRAM1_BASE 0xA0000
|
|
|
|
static unsigned int bxt_get_errorcode(struct sst_dsp *ctx)
|
|
{
|
|
return sst_dsp_shim_read(ctx, BXT_ADSP_ERROR_CODE);
|
|
}
|
|
|
|
static int sst_bxt_prepare_fw(struct sst_dsp *ctx,
|
|
const void *fwdata, u32 fwsize)
|
|
{
|
|
int stream_tag, ret, i;
|
|
u32 reg;
|
|
|
|
stream_tag = ctx->dsp_ops.prepare(ctx->dev, 0x40, fwsize, &ctx->dmab);
|
|
if (stream_tag < 0) {
|
|
dev_err(ctx->dev, "Failed to prepare DMA FW loading err: %x\n",
|
|
stream_tag);
|
|
return stream_tag;
|
|
}
|
|
|
|
ctx->dsp_ops.stream_tag = stream_tag;
|
|
memcpy(ctx->dmab.area, fwdata, fwsize);
|
|
|
|
/* Purge FW request */
|
|
sst_dsp_shim_write(ctx, SKL_ADSP_REG_HIPCI, SKL_ADSP_REG_HIPCI_BUSY |
|
|
BXT_IPC_PURGE_FW | (stream_tag - 1));
|
|
|
|
ret = skl_dsp_enable_core(ctx);
|
|
if (ret < 0) {
|
|
dev_err(ctx->dev, "Boot dsp core failed ret: %d\n", ret);
|
|
ret = -EIO;
|
|
goto base_fw_load_failed;
|
|
}
|
|
|
|
for (i = BXT_INIT_TIMEOUT; i > 0; --i) {
|
|
reg = sst_dsp_shim_read(ctx, SKL_ADSP_REG_HIPCIE);
|
|
|
|
if (reg & SKL_ADSP_REG_HIPCIE_DONE) {
|
|
sst_dsp_shim_update_bits_forced(ctx,
|
|
SKL_ADSP_REG_HIPCIE,
|
|
SKL_ADSP_REG_HIPCIE_DONE,
|
|
SKL_ADSP_REG_HIPCIE_DONE);
|
|
break;
|
|
}
|
|
mdelay(1);
|
|
}
|
|
if (!i) {
|
|
dev_info(ctx->dev, "Waiting for HIPCIE done, reg: 0x%x\n", reg);
|
|
sst_dsp_shim_update_bits(ctx, SKL_ADSP_REG_HIPCIE,
|
|
SKL_ADSP_REG_HIPCIE_DONE,
|
|
SKL_ADSP_REG_HIPCIE_DONE);
|
|
}
|
|
|
|
/* enable Interrupt */
|
|
skl_ipc_int_enable(ctx);
|
|
skl_ipc_op_int_enable(ctx);
|
|
|
|
for (i = BXT_INIT_TIMEOUT; i > 0; --i) {
|
|
if (SKL_FW_INIT ==
|
|
(sst_dsp_shim_read(ctx, BXT_ADSP_FW_STATUS) &
|
|
SKL_FW_STS_MASK)) {
|
|
|
|
dev_info(ctx->dev, "ROM loaded, continue FW loading\n");
|
|
break;
|
|
}
|
|
mdelay(1);
|
|
}
|
|
if (!i) {
|
|
dev_err(ctx->dev, "Timeout for ROM init, HIPCIE: 0x%x\n", reg);
|
|
ret = -EIO;
|
|
goto base_fw_load_failed;
|
|
}
|
|
|
|
return ret;
|
|
|
|
base_fw_load_failed:
|
|
ctx->dsp_ops.cleanup(ctx->dev, &ctx->dmab, stream_tag);
|
|
skl_dsp_disable_core(ctx);
|
|
return ret;
|
|
}
|
|
|
|
static int sst_transfer_fw_host_dma(struct sst_dsp *ctx)
|
|
{
|
|
int ret;
|
|
|
|
ctx->dsp_ops.trigger(ctx->dev, true, ctx->dsp_ops.stream_tag);
|
|
ret = sst_dsp_register_poll(ctx, BXT_ADSP_FW_STATUS, SKL_FW_STS_MASK,
|
|
BXT_ROM_INIT, BXT_BASEFW_TIMEOUT, "Firmware boot");
|
|
|
|
ctx->dsp_ops.trigger(ctx->dev, false, ctx->dsp_ops.stream_tag);
|
|
ctx->dsp_ops.cleanup(ctx->dev, &ctx->dmab, ctx->dsp_ops.stream_tag);
|
|
|
|
return ret;
|
|
}
|
|
|
|
#define BXT_ADSP_FW_BIN_HDR_OFFSET 0x2000
|
|
|
|
static int bxt_load_base_firmware(struct sst_dsp *ctx)
|
|
{
|
|
struct firmware stripped_fw;
|
|
struct skl_sst *skl = ctx->thread_context;
|
|
int ret;
|
|
|
|
ret = request_firmware(&ctx->fw, ctx->fw_name, ctx->dev);
|
|
if (ret < 0) {
|
|
dev_err(ctx->dev, "Request firmware failed %d\n", ret);
|
|
goto sst_load_base_firmware_failed;
|
|
}
|
|
|
|
/* check for extended manifest */
|
|
if (ctx->fw == NULL)
|
|
goto sst_load_base_firmware_failed;
|
|
|
|
ret = snd_skl_parse_uuids(ctx, BXT_ADSP_FW_BIN_HDR_OFFSET);
|
|
if (ret < 0)
|
|
goto sst_load_base_firmware_failed;
|
|
|
|
stripped_fw.data = ctx->fw->data;
|
|
stripped_fw.size = ctx->fw->size;
|
|
skl_dsp_strip_extended_manifest(&stripped_fw);
|
|
|
|
ret = sst_bxt_prepare_fw(ctx, stripped_fw.data, stripped_fw.size);
|
|
/* Retry Enabling core and ROM load. Retry seemed to help */
|
|
if (ret < 0) {
|
|
ret = sst_bxt_prepare_fw(ctx, stripped_fw.data, stripped_fw.size);
|
|
if (ret < 0) {
|
|
dev_err(ctx->dev, "Core En/ROM load fail:%d\n", ret);
|
|
goto sst_load_base_firmware_failed;
|
|
}
|
|
}
|
|
|
|
ret = sst_transfer_fw_host_dma(ctx);
|
|
if (ret < 0) {
|
|
dev_err(ctx->dev, "Transfer firmware failed %d\n", ret);
|
|
dev_info(ctx->dev, "Error code=0x%x: FW status=0x%x\n",
|
|
sst_dsp_shim_read(ctx, BXT_ADSP_ERROR_CODE),
|
|
sst_dsp_shim_read(ctx, BXT_ADSP_FW_STATUS));
|
|
|
|
skl_dsp_disable_core(ctx);
|
|
} else {
|
|
dev_dbg(ctx->dev, "Firmware download successful\n");
|
|
ret = wait_event_timeout(skl->boot_wait, skl->boot_complete,
|
|
msecs_to_jiffies(SKL_IPC_BOOT_MSECS));
|
|
if (ret == 0) {
|
|
dev_err(ctx->dev, "DSP boot fail, FW Ready timeout\n");
|
|
skl_dsp_disable_core(ctx);
|
|
ret = -EIO;
|
|
} else {
|
|
skl_dsp_set_state_locked(ctx, SKL_DSP_RUNNING);
|
|
ret = 0;
|
|
skl->fw_loaded = true;
|
|
}
|
|
}
|
|
|
|
sst_load_base_firmware_failed:
|
|
release_firmware(ctx->fw);
|
|
return ret;
|
|
}
|
|
|
|
static int bxt_set_dsp_D0(struct sst_dsp *ctx)
|
|
{
|
|
struct skl_sst *skl = ctx->thread_context;
|
|
int ret;
|
|
|
|
skl->boot_complete = false;
|
|
|
|
if (skl->fw_loaded == false) {
|
|
dev_dbg(ctx->dev, "Re-loading fw\n");
|
|
ret = bxt_load_base_firmware(ctx);
|
|
if (ret < 0)
|
|
dev_err(ctx->dev, "reload fw failed: %d\n", ret);
|
|
return ret;
|
|
}
|
|
|
|
ret = skl_dsp_enable_core(ctx);
|
|
if (ret < 0) {
|
|
dev_err(ctx->dev, "enable dsp core failed ret: %d\n", ret);
|
|
return ret;
|
|
}
|
|
|
|
/* enable interrupt */
|
|
skl_ipc_int_enable(ctx);
|
|
skl_ipc_op_int_enable(ctx);
|
|
|
|
ret = wait_event_timeout(skl->boot_wait, skl->boot_complete,
|
|
msecs_to_jiffies(SKL_IPC_BOOT_MSECS));
|
|
if (ret == 0) {
|
|
dev_err(ctx->dev, "ipc: error DSP boot timeout\n");
|
|
dev_err(ctx->dev, "Error code=0x%x: FW status=0x%x\n",
|
|
sst_dsp_shim_read(ctx, BXT_ADSP_ERROR_CODE),
|
|
sst_dsp_shim_read(ctx, BXT_ADSP_FW_STATUS));
|
|
return -EIO;
|
|
}
|
|
|
|
skl_dsp_set_state_locked(ctx, SKL_DSP_RUNNING);
|
|
return 0;
|
|
}
|
|
|
|
static int bxt_set_dsp_D3(struct sst_dsp *ctx)
|
|
{
|
|
struct skl_ipc_dxstate_info dx;
|
|
struct skl_sst *skl = ctx->thread_context;
|
|
int ret = 0;
|
|
|
|
if (!is_skl_dsp_running(ctx))
|
|
return ret;
|
|
|
|
dx.core_mask = SKL_DSP_CORE0_MASK;
|
|
dx.dx_mask = SKL_IPC_D3_MASK;
|
|
|
|
ret = skl_ipc_set_dx(&skl->ipc, SKL_INSTANCE_ID,
|
|
SKL_BASE_FW_MODULE_ID, &dx);
|
|
if (ret < 0) {
|
|
dev_err(ctx->dev, "Failed to set DSP to D3 state: %d\n", ret);
|
|
return ret;
|
|
}
|
|
|
|
ret = skl_dsp_disable_core(ctx);
|
|
if (ret < 0) {
|
|
dev_err(ctx->dev, "disbale dsp core failed: %d\n", ret);
|
|
ret = -EIO;
|
|
}
|
|
|
|
skl_dsp_set_state_locked(ctx, SKL_DSP_RESET);
|
|
return 0;
|
|
}
|
|
|
|
static struct skl_dsp_fw_ops bxt_fw_ops = {
|
|
.set_state_D0 = bxt_set_dsp_D0,
|
|
.set_state_D3 = bxt_set_dsp_D3,
|
|
.load_fw = bxt_load_base_firmware,
|
|
.get_fw_errcode = bxt_get_errorcode,
|
|
};
|
|
|
|
static struct sst_ops skl_ops = {
|
|
.irq_handler = skl_dsp_sst_interrupt,
|
|
.write = sst_shim32_write,
|
|
.read = sst_shim32_read,
|
|
.ram_read = sst_memcpy_fromio_32,
|
|
.ram_write = sst_memcpy_toio_32,
|
|
.free = skl_dsp_free,
|
|
};
|
|
|
|
static struct sst_dsp_device skl_dev = {
|
|
.thread = skl_dsp_irq_thread_handler,
|
|
.ops = &skl_ops,
|
|
};
|
|
|
|
int bxt_sst_dsp_init(struct device *dev, void __iomem *mmio_base, int irq,
|
|
const char *fw_name, struct skl_dsp_loader_ops dsp_ops,
|
|
struct skl_sst **dsp)
|
|
{
|
|
struct skl_sst *skl;
|
|
struct sst_dsp *sst;
|
|
int ret;
|
|
|
|
skl = devm_kzalloc(dev, sizeof(*skl), GFP_KERNEL);
|
|
if (skl == NULL)
|
|
return -ENOMEM;
|
|
|
|
skl->dev = dev;
|
|
skl_dev.thread_context = skl;
|
|
INIT_LIST_HEAD(&skl->uuid_list);
|
|
|
|
skl->dsp = skl_dsp_ctx_init(dev, &skl_dev, irq);
|
|
if (!skl->dsp) {
|
|
dev_err(skl->dev, "skl_dsp_ctx_init failed\n");
|
|
return -ENODEV;
|
|
}
|
|
|
|
sst = skl->dsp;
|
|
sst->fw_name = fw_name;
|
|
sst->dsp_ops = dsp_ops;
|
|
sst->fw_ops = bxt_fw_ops;
|
|
sst->addr.lpe = mmio_base;
|
|
sst->addr.shim = mmio_base;
|
|
|
|
sst_dsp_mailbox_init(sst, (BXT_ADSP_SRAM0_BASE + SKL_ADSP_W0_STAT_SZ),
|
|
SKL_ADSP_W0_UP_SZ, BXT_ADSP_SRAM1_BASE, SKL_ADSP_W1_SZ);
|
|
|
|
ret = skl_ipc_init(dev, skl);
|
|
if (ret)
|
|
return ret;
|
|
|
|
skl->boot_complete = false;
|
|
init_waitqueue_head(&skl->boot_wait);
|
|
|
|
ret = sst->fw_ops.load_fw(sst);
|
|
if (ret < 0) {
|
|
dev_err(dev, "Load base fw failed: %x", ret);
|
|
return ret;
|
|
}
|
|
|
|
if (dsp)
|
|
*dsp = skl;
|
|
|
|
return 0;
|
|
}
|
|
EXPORT_SYMBOL_GPL(bxt_sst_dsp_init);
|
|
|
|
|
|
void bxt_sst_dsp_cleanup(struct device *dev, struct skl_sst *ctx)
|
|
{
|
|
skl_freeup_uuid_list(ctx);
|
|
skl_ipc_free(&ctx->ipc);
|
|
ctx->dsp->cl_dev.ops.cl_cleanup_controller(ctx->dsp);
|
|
|
|
if (ctx->dsp->addr.lpe)
|
|
iounmap(ctx->dsp->addr.lpe);
|
|
|
|
ctx->dsp->ops->free(ctx->dsp);
|
|
}
|
|
EXPORT_SYMBOL_GPL(bxt_sst_dsp_cleanup);
|
|
|
|
MODULE_LICENSE("GPL v2");
|
|
MODULE_DESCRIPTION("Intel Broxton IPC driver");
|