powerpc/fsl: Updated device trees for platforms with corenet version 2
Updated the device trees according to the corenet-cf binding definition. Signed-off-by: Diana Craciun <Diana.Craciun@freescale.com> Signed-off-by: Scott Wood <scottwood@freescale.com>
This commit is contained in:
parent
385510beda
commit
f2e7bfbb04
@ -61,21 +61,25 @@
|
|||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <0 1>;
|
reg = <0 1>;
|
||||||
next-level-cache = <&L2>;
|
next-level-cache = <&L2>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
cpu1: PowerPC,e6500@2 {
|
cpu1: PowerPC,e6500@2 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <2 3>;
|
reg = <2 3>;
|
||||||
next-level-cache = <&L2>;
|
next-level-cache = <&L2>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
cpu2: PowerPC,e6500@4 {
|
cpu2: PowerPC,e6500@4 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <4 5>;
|
reg = <4 5>;
|
||||||
next-level-cache = <&L2>;
|
next-level-cache = <&L2>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
cpu3: PowerPC,e6500@6 {
|
cpu3: PowerPC,e6500@6 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <6 7>;
|
reg = <6 7>;
|
||||||
next-level-cache = <&L2>;
|
next-level-cache = <&L2>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
};
|
};
|
||||||
};
|
};
|
||||||
@ -157,7 +161,7 @@
|
|||||||
};
|
};
|
||||||
|
|
||||||
corenet-cf@18000 {
|
corenet-cf@18000 {
|
||||||
compatible = "fsl,b4-corenet-cf";
|
compatible = "fsl,corenet2-cf", "fsl,corenet-cf";
|
||||||
reg = <0x18000 0x1000>;
|
reg = <0x18000 0x1000>;
|
||||||
interrupts = <16 2 1 0>;
|
interrupts = <16 2 1 0>;
|
||||||
fsl,ccf-num-csdids = <32>;
|
fsl,ccf-num-csdids = <32>;
|
||||||
@ -167,6 +171,7 @@
|
|||||||
iommu@20000 {
|
iommu@20000 {
|
||||||
compatible = "fsl,pamu-v1.0", "fsl,pamu";
|
compatible = "fsl,pamu-v1.0", "fsl,pamu";
|
||||||
reg = <0x20000 0x4000>;
|
reg = <0x20000 0x4000>;
|
||||||
|
fsl,portid-mapping = <0x8000>;
|
||||||
#address-cells = <1>;
|
#address-cells = <1>;
|
||||||
#size-cells = <1>;
|
#size-cells = <1>;
|
||||||
interrupts = <
|
interrupts = <
|
||||||
|
@ -76,10 +76,6 @@
|
|||||||
compatible = "fsl,b4420-l3-cache-controller", "cache";
|
compatible = "fsl,b4420-l3-cache-controller", "cache";
|
||||||
};
|
};
|
||||||
|
|
||||||
corenet-cf@18000 {
|
|
||||||
compatible = "fsl,b4420-corenet-cf";
|
|
||||||
};
|
|
||||||
|
|
||||||
guts: global-utilities@e0000 {
|
guts: global-utilities@e0000 {
|
||||||
compatible = "fsl,b4420-device-config", "fsl,qoriq-device-config-2.0";
|
compatible = "fsl,b4420-device-config", "fsl,qoriq-device-config-2.0";
|
||||||
};
|
};
|
||||||
|
@ -66,12 +66,14 @@
|
|||||||
reg = <0 1>;
|
reg = <0 1>;
|
||||||
clocks = <&mux0>;
|
clocks = <&mux0>;
|
||||||
next-level-cache = <&L2>;
|
next-level-cache = <&L2>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
cpu1: PowerPC,e6500@2 {
|
cpu1: PowerPC,e6500@2 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <2 3>;
|
reg = <2 3>;
|
||||||
clocks = <&mux0>;
|
clocks = <&mux0>;
|
||||||
next-level-cache = <&L2>;
|
next-level-cache = <&L2>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
};
|
};
|
||||||
};
|
};
|
||||||
|
@ -120,10 +120,6 @@
|
|||||||
compatible = "fsl,b4860-l3-cache-controller", "cache";
|
compatible = "fsl,b4860-l3-cache-controller", "cache";
|
||||||
};
|
};
|
||||||
|
|
||||||
corenet-cf@18000 {
|
|
||||||
compatible = "fsl,b4860-corenet-cf";
|
|
||||||
};
|
|
||||||
|
|
||||||
guts: global-utilities@e0000 {
|
guts: global-utilities@e0000 {
|
||||||
compatible = "fsl,b4860-device-config", "fsl,qoriq-device-config-2.0";
|
compatible = "fsl,b4860-device-config", "fsl,qoriq-device-config-2.0";
|
||||||
};
|
};
|
||||||
|
@ -66,24 +66,28 @@
|
|||||||
reg = <0 1>;
|
reg = <0 1>;
|
||||||
clocks = <&mux0>;
|
clocks = <&mux0>;
|
||||||
next-level-cache = <&L2>;
|
next-level-cache = <&L2>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
cpu1: PowerPC,e6500@2 {
|
cpu1: PowerPC,e6500@2 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <2 3>;
|
reg = <2 3>;
|
||||||
clocks = <&mux0>;
|
clocks = <&mux0>;
|
||||||
next-level-cache = <&L2>;
|
next-level-cache = <&L2>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
cpu2: PowerPC,e6500@4 {
|
cpu2: PowerPC,e6500@4 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <4 5>;
|
reg = <4 5>;
|
||||||
clocks = <&mux0>;
|
clocks = <&mux0>;
|
||||||
next-level-cache = <&L2>;
|
next-level-cache = <&L2>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
cpu3: PowerPC,e6500@6 {
|
cpu3: PowerPC,e6500@6 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <6 7>;
|
reg = <6 7>;
|
||||||
clocks = <&mux0>;
|
clocks = <&mux0>;
|
||||||
next-level-cache = <&L2>;
|
next-level-cache = <&L2>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
};
|
};
|
||||||
};
|
};
|
||||||
|
@ -158,7 +158,7 @@
|
|||||||
};
|
};
|
||||||
|
|
||||||
corenet-cf@18000 {
|
corenet-cf@18000 {
|
||||||
compatible = "fsl,b4-corenet-cf";
|
compatible = "fsl,corenet2-cf", "fsl,corenet-cf";
|
||||||
reg = <0x18000 0x1000>;
|
reg = <0x18000 0x1000>;
|
||||||
interrupts = <16 2 1 0>;
|
interrupts = <16 2 1 0>;
|
||||||
fsl,ccf-num-csdids = <32>;
|
fsl,ccf-num-csdids = <32>;
|
||||||
@ -168,6 +168,7 @@
|
|||||||
iommu@20000 {
|
iommu@20000 {
|
||||||
compatible = "fsl,pamu-v1.0", "fsl,pamu";
|
compatible = "fsl,pamu-v1.0", "fsl,pamu";
|
||||||
reg = <0x20000 0x4000>;
|
reg = <0x20000 0x4000>;
|
||||||
|
fsl,portid-mapping = <0x8000>;
|
||||||
#address-cells = <1>;
|
#address-cells = <1>;
|
||||||
#size-cells = <1>;
|
#size-cells = <1>;
|
||||||
interrupts = <
|
interrupts = <
|
||||||
|
@ -343,7 +343,7 @@
|
|||||||
};
|
};
|
||||||
|
|
||||||
corenet-cf@18000 {
|
corenet-cf@18000 {
|
||||||
compatible = "fsl,corenet-cf";
|
compatible = "fsl,corenet2-cf", "fsl,corenet-cf";
|
||||||
reg = <0x18000 0x1000>;
|
reg = <0x18000 0x1000>;
|
||||||
interrupts = <16 2 1 31>;
|
interrupts = <16 2 1 31>;
|
||||||
fsl,ccf-num-csdids = <32>;
|
fsl,ccf-num-csdids = <32>;
|
||||||
@ -353,6 +353,7 @@
|
|||||||
iommu@20000 {
|
iommu@20000 {
|
||||||
compatible = "fsl,pamu-v1.0", "fsl,pamu";
|
compatible = "fsl,pamu-v1.0", "fsl,pamu";
|
||||||
reg = <0x20000 0x6000>;
|
reg = <0x20000 0x6000>;
|
||||||
|
fsl,portid-mapping = <0x8000>;
|
||||||
interrupts = <
|
interrupts = <
|
||||||
24 2 0 0
|
24 2 0 0
|
||||||
16 2 1 30>;
|
16 2 1 30>;
|
||||||
|
@ -69,72 +69,84 @@
|
|||||||
reg = <0 1>;
|
reg = <0 1>;
|
||||||
clocks = <&mux0>;
|
clocks = <&mux0>;
|
||||||
next-level-cache = <&L2_1>;
|
next-level-cache = <&L2_1>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
cpu1: PowerPC,e6500@2 {
|
cpu1: PowerPC,e6500@2 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <2 3>;
|
reg = <2 3>;
|
||||||
clocks = <&mux0>;
|
clocks = <&mux0>;
|
||||||
next-level-cache = <&L2_1>;
|
next-level-cache = <&L2_1>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
cpu2: PowerPC,e6500@4 {
|
cpu2: PowerPC,e6500@4 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <4 5>;
|
reg = <4 5>;
|
||||||
clocks = <&mux0>;
|
clocks = <&mux0>;
|
||||||
next-level-cache = <&L2_1>;
|
next-level-cache = <&L2_1>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
cpu3: PowerPC,e6500@6 {
|
cpu3: PowerPC,e6500@6 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <6 7>;
|
reg = <6 7>;
|
||||||
clocks = <&mux0>;
|
clocks = <&mux0>;
|
||||||
next-level-cache = <&L2_1>;
|
next-level-cache = <&L2_1>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
cpu4: PowerPC,e6500@8 {
|
cpu4: PowerPC,e6500@8 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <8 9>;
|
reg = <8 9>;
|
||||||
clocks = <&mux1>;
|
clocks = <&mux1>;
|
||||||
next-level-cache = <&L2_2>;
|
next-level-cache = <&L2_2>;
|
||||||
|
fsl,portid-mapping = <0x40000000>;
|
||||||
};
|
};
|
||||||
cpu5: PowerPC,e6500@10 {
|
cpu5: PowerPC,e6500@10 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <10 11>;
|
reg = <10 11>;
|
||||||
clocks = <&mux1>;
|
clocks = <&mux1>;
|
||||||
next-level-cache = <&L2_2>;
|
next-level-cache = <&L2_2>;
|
||||||
|
fsl,portid-mapping = <0x40000000>;
|
||||||
};
|
};
|
||||||
cpu6: PowerPC,e6500@12 {
|
cpu6: PowerPC,e6500@12 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <12 13>;
|
reg = <12 13>;
|
||||||
clocks = <&mux1>;
|
clocks = <&mux1>;
|
||||||
next-level-cache = <&L2_2>;
|
next-level-cache = <&L2_2>;
|
||||||
|
fsl,portid-mapping = <0x40000000>;
|
||||||
};
|
};
|
||||||
cpu7: PowerPC,e6500@14 {
|
cpu7: PowerPC,e6500@14 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <14 15>;
|
reg = <14 15>;
|
||||||
clocks = <&mux1>;
|
clocks = <&mux1>;
|
||||||
next-level-cache = <&L2_2>;
|
next-level-cache = <&L2_2>;
|
||||||
|
fsl,portid-mapping = <0x40000000>;
|
||||||
};
|
};
|
||||||
cpu8: PowerPC,e6500@16 {
|
cpu8: PowerPC,e6500@16 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <16 17>;
|
reg = <16 17>;
|
||||||
clocks = <&mux2>;
|
clocks = <&mux2>;
|
||||||
next-level-cache = <&L2_3>;
|
next-level-cache = <&L2_3>;
|
||||||
|
fsl,portid-mapping = <0x20000000>;
|
||||||
};
|
};
|
||||||
cpu9: PowerPC,e6500@18 {
|
cpu9: PowerPC,e6500@18 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <18 19>;
|
reg = <18 19>;
|
||||||
clocks = <&mux2>;
|
clocks = <&mux2>;
|
||||||
next-level-cache = <&L2_3>;
|
next-level-cache = <&L2_3>;
|
||||||
|
fsl,portid-mapping = <0x20000000>;
|
||||||
};
|
};
|
||||||
cpu10: PowerPC,e6500@20 {
|
cpu10: PowerPC,e6500@20 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <20 21>;
|
reg = <20 21>;
|
||||||
clocks = <&mux2>;
|
clocks = <&mux2>;
|
||||||
next-level-cache = <&L2_3>;
|
next-level-cache = <&L2_3>;
|
||||||
|
fsl,portid-mapping = <0x20000000>;
|
||||||
};
|
};
|
||||||
cpu11: PowerPC,e6500@22 {
|
cpu11: PowerPC,e6500@22 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <22 23>;
|
reg = <22 23>;
|
||||||
clocks = <&mux2>;
|
clocks = <&mux2>;
|
||||||
next-level-cache = <&L2_3>;
|
next-level-cache = <&L2_3>;
|
||||||
|
fsl,portid-mapping = <0x20000000>;
|
||||||
};
|
};
|
||||||
};
|
};
|
||||||
};
|
};
|
||||||
|
@ -60,63 +60,75 @@
|
|||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <0 1>;
|
reg = <0 1>;
|
||||||
next-level-cache = <&L2_1>;
|
next-level-cache = <&L2_1>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
cpu1: PowerPC,e6500@2 {
|
cpu1: PowerPC,e6500@2 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <2 3>;
|
reg = <2 3>;
|
||||||
next-level-cache = <&L2_1>;
|
next-level-cache = <&L2_1>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
cpu2: PowerPC,e6500@4 {
|
cpu2: PowerPC,e6500@4 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <4 5>;
|
reg = <4 5>;
|
||||||
next-level-cache = <&L2_1>;
|
next-level-cache = <&L2_1>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
cpu3: PowerPC,e6500@6 {
|
cpu3: PowerPC,e6500@6 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <6 7>;
|
reg = <6 7>;
|
||||||
next-level-cache = <&L2_1>;
|
next-level-cache = <&L2_1>;
|
||||||
|
fsl,portid-mapping = <0x80000000>;
|
||||||
};
|
};
|
||||||
|
|
||||||
cpu4: PowerPC,e6500@8 {
|
cpu4: PowerPC,e6500@8 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <8 9>;
|
reg = <8 9>;
|
||||||
next-level-cache = <&L2_2>;
|
next-level-cache = <&L2_2>;
|
||||||
|
fsl,portid-mapping = <0x40000000>;
|
||||||
};
|
};
|
||||||
cpu5: PowerPC,e6500@10 {
|
cpu5: PowerPC,e6500@10 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <10 11>;
|
reg = <10 11>;
|
||||||
next-level-cache = <&L2_2>;
|
next-level-cache = <&L2_2>;
|
||||||
|
fsl,portid-mapping = <0x40000000>;
|
||||||
};
|
};
|
||||||
cpu6: PowerPC,e6500@12 {
|
cpu6: PowerPC,e6500@12 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <12 13>;
|
reg = <12 13>;
|
||||||
next-level-cache = <&L2_2>;
|
next-level-cache = <&L2_2>;
|
||||||
|
fsl,portid-mapping = <0x40000000>;
|
||||||
};
|
};
|
||||||
cpu7: PowerPC,e6500@14 {
|
cpu7: PowerPC,e6500@14 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <14 15>;
|
reg = <14 15>;
|
||||||
next-level-cache = <&L2_2>;
|
next-level-cache = <&L2_2>;
|
||||||
|
fsl,portid-mapping = <0x40000000>;
|
||||||
};
|
};
|
||||||
|
|
||||||
cpu8: PowerPC,e6500@16 {
|
cpu8: PowerPC,e6500@16 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <16 17>;
|
reg = <16 17>;
|
||||||
next-level-cache = <&L2_3>;
|
next-level-cache = <&L2_3>;
|
||||||
|
fsl,portid-mapping = <0x20000000>;
|
||||||
};
|
};
|
||||||
cpu9: PowerPC,e6500@18 {
|
cpu9: PowerPC,e6500@18 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <18 19>;
|
reg = <18 19>;
|
||||||
next-level-cache = <&L2_3>;
|
next-level-cache = <&L2_3>;
|
||||||
|
fsl,portid-mapping = <0x20000000>;
|
||||||
};
|
};
|
||||||
cpu10: PowerPC,e6500@20 {
|
cpu10: PowerPC,e6500@20 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <20 21>;
|
reg = <20 21>;
|
||||||
next-level-cache = <&L2_3>;
|
next-level-cache = <&L2_3>;
|
||||||
|
fsl,portid-mapping = <0x20000000>;
|
||||||
};
|
};
|
||||||
cpu11: PowerPC,e6500@22 {
|
cpu11: PowerPC,e6500@22 {
|
||||||
device_type = "cpu";
|
device_type = "cpu";
|
||||||
reg = <22 23>;
|
reg = <22 23>;
|
||||||
next-level-cache = <&L2_3>;
|
next-level-cache = <&L2_3>;
|
||||||
|
fsl,portid-mapping = <0x20000000>;
|
||||||
};
|
};
|
||||||
};
|
};
|
||||||
};
|
};
|
||||||
@ -213,7 +225,7 @@
|
|||||||
};
|
};
|
||||||
|
|
||||||
corenet-cf@18000 {
|
corenet-cf@18000 {
|
||||||
compatible = "fsl,corenet-cf";
|
compatible = "fsl,corenet2-cf", "fsl,corenet-cf";
|
||||||
reg = <0x18000 0x1000>;
|
reg = <0x18000 0x1000>;
|
||||||
interrupts = <16 2 1 31>;
|
interrupts = <16 2 1 31>;
|
||||||
fsl,ccf-num-csdids = <32>;
|
fsl,ccf-num-csdids = <32>;
|
||||||
@ -223,6 +235,7 @@
|
|||||||
iommu@20000 {
|
iommu@20000 {
|
||||||
compatible = "fsl,pamu-v1.0", "fsl,pamu";
|
compatible = "fsl,pamu-v1.0", "fsl,pamu";
|
||||||
reg = <0x20000 0x6000>;
|
reg = <0x20000 0x6000>;
|
||||||
|
fsl,portid-mapping = <0x8000>;
|
||||||
interrupts = <
|
interrupts = <
|
||||||
24 2 0 0
|
24 2 0 0
|
||||||
16 2 1 30>;
|
16 2 1 30>;
|
||||||
|
Loading…
Reference in New Issue
Block a user