ARM: dts: rockchip: Add pin names for rk3288-veyron-minnie
We can now use the "gpio-line-names" property to provide the names for all the pins on a board. Let's use this to provide the names for all the pins on rk3288-veyron-minnie. In general the names here come straight from the schematic. That means even if the schematic name is weird / doesn't have consistent naming conventions / has typos I still haven't made any changes. The exception here is for two pins: the recovery switch and the write protect detection pin. These two pins need to have standardized names since crossystem (a Chrome OS tool) uses these names to query the pins. In downstream kernels crossystem used an out-of-tree driver to do this but it has now been moved to the gpiod API and needs the standardized names. It's expected that other rk3288-veyron boards will get similar patches shortly. NOTE: I have sorted the "gpio" section to be next to the "pinctrl" section since it seems to logically make the most sense there. Signed-off-by: Douglas Anderson <dianders@chromium.org> Reviewed-by: Matthias Kaehlcke <mka@chromium.org> Signed-off-by: Heiko Stuebner <heiko@sntech.de>
This commit is contained in:
parent
fa31ba8f17
commit
ca3516b32c
@ -184,6 +184,218 @@
|
||||
pinctrl-0 = <&vcc50_hdmi_en>;
|
||||
};
|
||||
|
||||
&gpio0 {
|
||||
gpio-line-names = "PMIC_SLEEP_AP",
|
||||
"DDRIO_PWROFF",
|
||||
"DDRIO_RETEN",
|
||||
"TS3A227E_INT_L",
|
||||
"PMIC_INT_L",
|
||||
"PWR_KEY_L",
|
||||
"AP_LID_INT_L",
|
||||
"EC_IN_RW",
|
||||
|
||||
"AC_PRESENT_AP",
|
||||
/*
|
||||
* RECOVERY_SW_L is Chrome OS ABI. Schematics call
|
||||
* it REC_MODE_L.
|
||||
*/
|
||||
"RECOVERY_SW_L",
|
||||
"OTP_OUT",
|
||||
"HOST1_PWR_EN",
|
||||
"USBOTG_PWREN_H",
|
||||
"AP_WARM_RESET_H",
|
||||
"nFALUT2",
|
||||
"I2C0_SDA_PMIC",
|
||||
|
||||
"I2C0_SCL_PMIC",
|
||||
"SUSPEND_L",
|
||||
"USB_INT";
|
||||
};
|
||||
|
||||
&gpio2 {
|
||||
gpio-line-names = "CONFIG0",
|
||||
"CONFIG1",
|
||||
"CONFIG2",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"CONFIG3",
|
||||
|
||||
"PROCHOT#",
|
||||
"EMMC_RST_L",
|
||||
"",
|
||||
"",
|
||||
"BL_PWR_EN",
|
||||
"AVDD_1V8_DISP_EN",
|
||||
"TOUCH_INT",
|
||||
"TOUCH_RST",
|
||||
|
||||
"I2C3_SCL_TP",
|
||||
"I2C3_SDA_TP";
|
||||
};
|
||||
|
||||
&gpio3 {
|
||||
gpio-line-names = "FLASH0_D0",
|
||||
"FLASH0_D1",
|
||||
"FLASH0_D2",
|
||||
"FLASH0_D3",
|
||||
"FLASH0_D4",
|
||||
"FLASH0_D5",
|
||||
"FLASH0_D6",
|
||||
"FLASH0_D7",
|
||||
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
|
||||
"FLASH0_CS2/EMMC_CMD",
|
||||
"",
|
||||
"FLASH0_DQS/EMMC_CLKO";
|
||||
};
|
||||
|
||||
&gpio4 {
|
||||
gpio-line-names = "",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
|
||||
"UART0_RXD",
|
||||
"UART0_TXD",
|
||||
"UART0_CTS",
|
||||
"UART0_RTS",
|
||||
"SDIO0_D0",
|
||||
"SDIO0_D1",
|
||||
"SDIO0_D2",
|
||||
"SDIO0_D3",
|
||||
|
||||
"SDIO0_CMD",
|
||||
"SDIO0_CLK",
|
||||
"dev_wake",
|
||||
"",
|
||||
"WIFI_ENABLE_H",
|
||||
"BT_ENABLE_L",
|
||||
"WIFI_HOST_WAKE",
|
||||
"BT_HOST_WAKE";
|
||||
};
|
||||
|
||||
&gpio5 {
|
||||
gpio-line-names = "",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
|
||||
"",
|
||||
"",
|
||||
"Volum_Up#",
|
||||
"Volum_Down#",
|
||||
"SPI0_CLK",
|
||||
"SPI0_CS0",
|
||||
"SPI0_TXD",
|
||||
"SPI0_RXD",
|
||||
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"VCC50_HDMI_EN";
|
||||
};
|
||||
|
||||
&gpio6 {
|
||||
gpio-line-names = "I2S0_SCLK",
|
||||
"I2S0_LRCK_RX",
|
||||
"I2S0_LRCK_TX",
|
||||
"I2S0_SDI",
|
||||
"I2S0_SDO0",
|
||||
"HP_DET_H",
|
||||
"",
|
||||
"INT_CODEC",
|
||||
|
||||
"I2S0_CLK",
|
||||
"I2C2_SDA",
|
||||
"I2C2_SCL",
|
||||
"MICDET",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
"",
|
||||
|
||||
"SDMMC_D0",
|
||||
"SDMMC_D1",
|
||||
"SDMMC_D2",
|
||||
"SDMMC_D3",
|
||||
"SDMMC_CLK",
|
||||
"SDMMC_CMD";
|
||||
};
|
||||
|
||||
&gpio7 {
|
||||
gpio-line-names = "LCDC_BL",
|
||||
"PWM_LOG",
|
||||
"BL_EN",
|
||||
"TRACKPAD_INT",
|
||||
"TPM_INT_H",
|
||||
"SDMMC_DET_L",
|
||||
/*
|
||||
* AP_FLASH_WP_L is Chrome OS ABI. Schematics call
|
||||
* it FW_WP_AP.
|
||||
*/
|
||||
"AP_FLASH_WP_L",
|
||||
"EC_INT",
|
||||
|
||||
"CPU_NMI",
|
||||
"DVS_OK",
|
||||
"SDMMC_WP",
|
||||
"EDP_HPD",
|
||||
"DVS1",
|
||||
"nFALUT1",
|
||||
"LCD_EN",
|
||||
"DVS2",
|
||||
|
||||
"VCC5V_GOOD_H",
|
||||
"I2C4_SDA_TP",
|
||||
"I2C4_SCL_TP",
|
||||
"I2C5_SDA_HDMI",
|
||||
"I2C5_SCL_HDMI",
|
||||
"5V_DRV",
|
||||
"UART2_RXD",
|
||||
"UART2_TXD";
|
||||
};
|
||||
|
||||
&gpio8 {
|
||||
gpio-line-names = "RAM_ID0",
|
||||
"RAM_ID1",
|
||||
"RAM_ID2",
|
||||
"RAM_ID3",
|
||||
"I2C1_SDA_TPM",
|
||||
"I2C1_SCL_TPM",
|
||||
"SPI2_CLK",
|
||||
"SPI2_CS0",
|
||||
|
||||
"SPI2_RXD",
|
||||
"SPI2_TXD";
|
||||
};
|
||||
|
||||
&pinctrl {
|
||||
backlight {
|
||||
bl_pwr_en: bl_pwr_en {
|
||||
|
Loading…
Reference in New Issue
Block a user