forked from Minki/linux
[media] drxk_hard: simplify test logic
instead of testing if it is false or true, just use if (!foo) or if (foo). That makes the code easier to read and shorter. Also, properly initialize booleans with true or false. Signed-off-by: Mauro Carvalho Chehab <m.chehab@samsung.com>
This commit is contained in:
parent
ad7b8c0227
commit
5a7f7b79d8
@ -1028,7 +1028,7 @@ static int hi_command(struct drxk_state *state, u16 cmd, u16 *p_result)
|
||||
((state->m_hi_cfg_ctrl) &
|
||||
SIO_HI_RA_RAM_PAR_5_CFG_SLEEP__M) ==
|
||||
SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ);
|
||||
if (powerdown_cmd == false) {
|
||||
if (!powerdown_cmd) {
|
||||
/* Wait until command rdy */
|
||||
u32 retry_count = 0;
|
||||
u16 wait_cmd;
|
||||
@ -1129,7 +1129,7 @@ static int mpegts_configure_pins(struct drxk_state *state, bool mpeg_enable)
|
||||
if (status < 0)
|
||||
goto error;
|
||||
|
||||
if (mpeg_enable == false) {
|
||||
if (!mpeg_enable) {
|
||||
/* Set MPEG TS pads to inputmode */
|
||||
status = write16(state, SIO_PDR_MSTRT_CFG__A, 0x0000);
|
||||
if (status < 0)
|
||||
@ -1190,7 +1190,7 @@ static int mpegts_configure_pins(struct drxk_state *state, bool mpeg_enable)
|
||||
if (status < 0)
|
||||
goto error;
|
||||
|
||||
if (state->m_enable_parallel == true) {
|
||||
if (state->m_enable_parallel) {
|
||||
/* parallel -> enable MD1 to MD7 */
|
||||
status = write16(state, SIO_PDR_MD1_CFG__A,
|
||||
sio_pdr_mdx_cfg);
|
||||
@ -1392,7 +1392,7 @@ static int dvbt_enable_ofdm_token_ring(struct drxk_state *state, bool enable)
|
||||
|
||||
dprintk(1, "\n");
|
||||
|
||||
if (enable == false) {
|
||||
if (!enable) {
|
||||
desired_ctrl = SIO_OFDM_SH_OFDM_RING_ENABLE_OFF;
|
||||
desired_status = SIO_OFDM_SH_OFDM_RING_STATUS_DOWN;
|
||||
}
|
||||
@ -2012,7 +2012,7 @@ static int mpegts_dto_setup(struct drxk_state *state,
|
||||
goto error;
|
||||
fec_oc_reg_mode &= (~FEC_OC_MODE_PARITY__M);
|
||||
fec_oc_reg_ipr_mode &= (~FEC_OC_IPR_MODE_MVAL_DIS_PAR__M);
|
||||
if (state->m_insert_rs_byte == true) {
|
||||
if (state->m_insert_rs_byte) {
|
||||
/* enable parity symbol forward */
|
||||
fec_oc_reg_mode |= FEC_OC_MODE_PARITY__M;
|
||||
/* MVAL disable during parity bytes */
|
||||
@ -2023,7 +2023,7 @@ static int mpegts_dto_setup(struct drxk_state *state,
|
||||
|
||||
/* Check serial or parallel output */
|
||||
fec_oc_reg_ipr_mode &= (~(FEC_OC_IPR_MODE_SERIAL__M));
|
||||
if (state->m_enable_parallel == false) {
|
||||
if (!state->m_enable_parallel) {
|
||||
/* MPEG data output is serial -> set ipr_mode[0] */
|
||||
fec_oc_reg_ipr_mode |= FEC_OC_IPR_MODE_SERIAL__M;
|
||||
}
|
||||
@ -2136,19 +2136,19 @@ static int mpegts_configure_polarity(struct drxk_state *state)
|
||||
|
||||
/* Control selective inversion of output bits */
|
||||
fec_oc_reg_ipr_invert &= (~(invert_data_mask));
|
||||
if (state->m_invert_data == true)
|
||||
if (state->m_invert_data)
|
||||
fec_oc_reg_ipr_invert |= invert_data_mask;
|
||||
fec_oc_reg_ipr_invert &= (~(FEC_OC_IPR_INVERT_MERR__M));
|
||||
if (state->m_invert_err == true)
|
||||
if (state->m_invert_err)
|
||||
fec_oc_reg_ipr_invert |= FEC_OC_IPR_INVERT_MERR__M;
|
||||
fec_oc_reg_ipr_invert &= (~(FEC_OC_IPR_INVERT_MSTRT__M));
|
||||
if (state->m_invert_str == true)
|
||||
if (state->m_invert_str)
|
||||
fec_oc_reg_ipr_invert |= FEC_OC_IPR_INVERT_MSTRT__M;
|
||||
fec_oc_reg_ipr_invert &= (~(FEC_OC_IPR_INVERT_MVAL__M));
|
||||
if (state->m_invert_val == true)
|
||||
if (state->m_invert_val)
|
||||
fec_oc_reg_ipr_invert |= FEC_OC_IPR_INVERT_MVAL__M;
|
||||
fec_oc_reg_ipr_invert &= (~(FEC_OC_IPR_INVERT_MCLK__M));
|
||||
if (state->m_invert_clk == true)
|
||||
if (state->m_invert_clk)
|
||||
fec_oc_reg_ipr_invert |= FEC_OC_IPR_INVERT_MCLK__M;
|
||||
|
||||
return write16(state, FEC_OC_IPR_INVERT__A, fec_oc_reg_ipr_invert);
|
||||
@ -3352,7 +3352,7 @@ static int dvbt_ctrl_set_inc_enable(struct drxk_state *state, bool *enabled)
|
||||
int status;
|
||||
|
||||
dprintk(1, "\n");
|
||||
if (*enabled == true)
|
||||
if (*enabled)
|
||||
status = write16(state, IQM_CF_BYPASSDET__A, 0);
|
||||
else
|
||||
status = write16(state, IQM_CF_BYPASSDET__A, 1);
|
||||
@ -3368,7 +3368,7 @@ static int dvbt_ctrl_set_fr_enable(struct drxk_state *state, bool *enabled)
|
||||
int status;
|
||||
|
||||
dprintk(1, "\n");
|
||||
if (*enabled == true) {
|
||||
if (*enabled) {
|
||||
/* write mask to 1 */
|
||||
status = write16(state, OFDM_SC_RA_RAM_FR_THRES_8K__A,
|
||||
DEFAULT_FR_THRES_8K);
|
||||
@ -6794,11 +6794,11 @@ struct dvb_frontend *drxk_attach(const struct drxk_config *config,
|
||||
state->enable_merr_cfg = config->enable_merr_cfg;
|
||||
|
||||
if (config->dynamic_clk) {
|
||||
state->m_dvbt_static_clk = 0;
|
||||
state->m_dvbc_static_clk = 0;
|
||||
state->m_dvbt_static_clk = false;
|
||||
state->m_dvbc_static_clk = false;
|
||||
} else {
|
||||
state->m_dvbt_static_clk = 1;
|
||||
state->m_dvbc_static_clk = 1;
|
||||
state->m_dvbt_static_clk = true;
|
||||
state->m_dvbc_static_clk = true;
|
||||
}
|
||||
|
||||
|
||||
|
Loading…
Reference in New Issue
Block a user