riscv: gcov: enable gcov for RISC-V
This patch enables GCOV code coverage measurement on RISC-V. Lightly tested on QEMU and Hifive Unleashed board, seems to work as expected. Signed-off-by: Zong Li <zong.li@sifive.com> Reviewed-by: Anup Patel <anup@brainfault.org> Acked-by: Jonathan Corbet <corbet@lwn.net> Signed-off-by: Paul Walmsley <paul.walmsley@sifive.com>
This commit is contained in:
		
							parent
							
								
									ac51e005fe
								
							
						
					
					
						commit
						0da310e82d
					
				| @ -23,7 +23,7 @@ | ||||
|     |    openrisc: | TODO | | ||||
|     |      parisc: | TODO | | ||||
|     |     powerpc: |  ok  | | ||||
|     |       riscv: | TODO | | ||||
|     |       riscv: |  ok  | | ||||
|     |        s390: |  ok  | | ||||
|     |          sh: |  ok  | | ||||
|     |       sparc: | TODO | | ||||
|  | ||||
| @ -64,6 +64,7 @@ config RISCV | ||||
| 	select SPARSEMEM_STATIC if 32BIT | ||||
| 	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU | ||||
| 	select HAVE_ARCH_MMAP_RND_BITS if MMU | ||||
| 	select ARCH_HAS_GCOV_PROFILE_ALL | ||||
| 
 | ||||
| config ARCH_MMAP_RND_BITS_MIN | ||||
| 	default 18 if 64BIT | ||||
|  | ||||
		Loading…
	
		Reference in New Issue
	
	Block a user