2019-06-04 08:11:33 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2011-01-04 20:28:14 +00:00
|
|
|
/*
|
|
|
|
* Atheros AR71XX/AR724X/AR913X specific setup
|
|
|
|
*
|
2012-03-14 09:45:21 +00:00
|
|
|
* Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
|
2011-01-04 20:28:14 +00:00
|
|
|
* Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
|
|
|
|
* Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
|
|
|
|
*
|
2012-03-14 09:45:21 +00:00
|
|
|
* Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
|
2011-01-04 20:28:14 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
2019-04-18 22:20:22 +00:00
|
|
|
#include <linux/io.h>
|
2018-10-30 22:09:49 +00:00
|
|
|
#include <linux/memblock.h>
|
2011-01-04 20:28:14 +00:00
|
|
|
#include <linux/err.h>
|
|
|
|
#include <linux/clk.h>
|
2020-02-12 10:15:38 +00:00
|
|
|
#include <linux/of_clk.h>
|
2015-05-30 23:52:25 +00:00
|
|
|
#include <linux/of_fdt.h>
|
2019-01-11 14:22:36 +00:00
|
|
|
#include <linux/irqchip.h>
|
2011-01-04 20:28:14 +00:00
|
|
|
|
|
|
|
#include <asm/bootinfo.h>
|
2013-05-21 14:59:19 +00:00
|
|
|
#include <asm/idle.h>
|
2011-01-04 20:28:14 +00:00
|
|
|
#include <asm/time.h> /* for mips_hpt_frequency */
|
|
|
|
#include <asm/reboot.h> /* for _machine_{restart,halt} */
|
2011-01-04 20:28:16 +00:00
|
|
|
#include <asm/mips_machine.h>
|
2015-05-30 23:52:25 +00:00
|
|
|
#include <asm/prom.h>
|
|
|
|
#include <asm/fw/fw.h>
|
2011-01-04 20:28:14 +00:00
|
|
|
|
|
|
|
#include <asm/mach-ath79/ath79.h>
|
|
|
|
#include <asm/mach-ath79/ar71xx_regs.h>
|
|
|
|
#include "common.h"
|
|
|
|
|
|
|
|
#define ATH79_SYS_TYPE_LEN 64
|
|
|
|
|
|
|
|
static char ath79_sys_type[ATH79_SYS_TYPE_LEN];
|
|
|
|
|
|
|
|
static void ath79_restart(char *command)
|
|
|
|
{
|
2018-07-20 11:58:22 +00:00
|
|
|
local_irq_disable();
|
2011-01-04 20:28:14 +00:00
|
|
|
ath79_device_reset_set(AR71XX_RESET_FULL_CHIP);
|
|
|
|
for (;;)
|
|
|
|
if (cpu_wait)
|
|
|
|
cpu_wait();
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ath79_halt(void)
|
|
|
|
{
|
|
|
|
while (1)
|
|
|
|
cpu_wait();
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __init ath79_detect_sys_type(void)
|
|
|
|
{
|
|
|
|
char *chip = "????";
|
|
|
|
u32 id;
|
|
|
|
u32 major;
|
|
|
|
u32 minor;
|
|
|
|
u32 rev = 0;
|
2018-07-20 11:58:19 +00:00
|
|
|
u32 ver = 1;
|
2011-01-04 20:28:14 +00:00
|
|
|
|
|
|
|
id = ath79_reset_rr(AR71XX_RESET_REG_REV_ID);
|
|
|
|
major = id & REV_ID_MAJOR_MASK;
|
|
|
|
|
|
|
|
switch (major) {
|
|
|
|
case REV_ID_MAJOR_AR71XX:
|
|
|
|
minor = id & AR71XX_REV_ID_MINOR_MASK;
|
|
|
|
rev = id >> AR71XX_REV_ID_REVISION_SHIFT;
|
|
|
|
rev &= AR71XX_REV_ID_REVISION_MASK;
|
|
|
|
switch (minor) {
|
|
|
|
case AR71XX_REV_ID_MINOR_AR7130:
|
|
|
|
ath79_soc = ATH79_SOC_AR7130;
|
|
|
|
chip = "7130";
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AR71XX_REV_ID_MINOR_AR7141:
|
|
|
|
ath79_soc = ATH79_SOC_AR7141;
|
|
|
|
chip = "7141";
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AR71XX_REV_ID_MINOR_AR7161:
|
|
|
|
ath79_soc = ATH79_SOC_AR7161;
|
|
|
|
chip = "7161";
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_AR7240:
|
|
|
|
ath79_soc = ATH79_SOC_AR7240;
|
|
|
|
chip = "7240";
|
2011-06-20 19:26:01 +00:00
|
|
|
rev = id & AR724X_REV_ID_REVISION_MASK;
|
2011-01-04 20:28:14 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_AR7241:
|
|
|
|
ath79_soc = ATH79_SOC_AR7241;
|
|
|
|
chip = "7241";
|
2011-06-20 19:26:01 +00:00
|
|
|
rev = id & AR724X_REV_ID_REVISION_MASK;
|
2011-01-04 20:28:14 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_AR7242:
|
|
|
|
ath79_soc = ATH79_SOC_AR7242;
|
|
|
|
chip = "7242";
|
2011-06-20 19:26:01 +00:00
|
|
|
rev = id & AR724X_REV_ID_REVISION_MASK;
|
2011-01-04 20:28:14 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_AR913X:
|
|
|
|
minor = id & AR913X_REV_ID_MINOR_MASK;
|
|
|
|
rev = id >> AR913X_REV_ID_REVISION_SHIFT;
|
|
|
|
rev &= AR913X_REV_ID_REVISION_MASK;
|
|
|
|
switch (minor) {
|
|
|
|
case AR913X_REV_ID_MINOR_AR9130:
|
|
|
|
ath79_soc = ATH79_SOC_AR9130;
|
|
|
|
chip = "9130";
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AR913X_REV_ID_MINOR_AR9132:
|
|
|
|
ath79_soc = ATH79_SOC_AR9132;
|
|
|
|
chip = "9132";
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
|
2012-03-14 09:45:20 +00:00
|
|
|
case REV_ID_MAJOR_AR9330:
|
|
|
|
ath79_soc = ATH79_SOC_AR9330;
|
|
|
|
chip = "9330";
|
|
|
|
rev = id & AR933X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_AR9331:
|
|
|
|
ath79_soc = ATH79_SOC_AR9331;
|
|
|
|
chip = "9331";
|
|
|
|
rev = id & AR933X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
2012-03-14 09:45:21 +00:00
|
|
|
case REV_ID_MAJOR_AR9341:
|
|
|
|
ath79_soc = ATH79_SOC_AR9341;
|
|
|
|
chip = "9341";
|
|
|
|
rev = id & AR934X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_AR9342:
|
|
|
|
ath79_soc = ATH79_SOC_AR9342;
|
|
|
|
chip = "9342";
|
|
|
|
rev = id & AR934X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_AR9344:
|
|
|
|
ath79_soc = ATH79_SOC_AR9344;
|
|
|
|
chip = "9344";
|
|
|
|
rev = id & AR934X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
2018-07-20 11:58:19 +00:00
|
|
|
case REV_ID_MAJOR_QCA9533_V2:
|
|
|
|
ver = 2;
|
|
|
|
ath79_soc_rev = 2;
|
2019-07-16 11:40:16 +00:00
|
|
|
/* fall through */
|
2018-07-20 11:58:19 +00:00
|
|
|
|
|
|
|
case REV_ID_MAJOR_QCA9533:
|
|
|
|
ath79_soc = ATH79_SOC_QCA9533;
|
|
|
|
chip = "9533";
|
|
|
|
rev = id & QCA953X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
2013-02-15 13:38:16 +00:00
|
|
|
case REV_ID_MAJOR_QCA9556:
|
|
|
|
ath79_soc = ATH79_SOC_QCA9556;
|
|
|
|
chip = "9556";
|
|
|
|
rev = id & QCA955X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_QCA9558:
|
|
|
|
ath79_soc = ATH79_SOC_QCA9558;
|
|
|
|
chip = "9558";
|
|
|
|
rev = id & QCA955X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
2018-07-20 11:58:19 +00:00
|
|
|
case REV_ID_MAJOR_QCA956X:
|
|
|
|
ath79_soc = ATH79_SOC_QCA956X;
|
|
|
|
chip = "956X";
|
|
|
|
rev = id & QCA956X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case REV_ID_MAJOR_TP9343:
|
|
|
|
ath79_soc = ATH79_SOC_TP9343;
|
|
|
|
chip = "9343";
|
|
|
|
rev = id & QCA956X_REV_ID_REVISION_MASK;
|
|
|
|
break;
|
|
|
|
|
2011-01-04 20:28:14 +00:00
|
|
|
default:
|
2011-11-17 15:07:31 +00:00
|
|
|
panic("ath79: unknown SoC, id:0x%08x", id);
|
2011-01-04 20:28:14 +00:00
|
|
|
}
|
|
|
|
|
2018-07-20 11:58:19 +00:00
|
|
|
if (ver == 1)
|
|
|
|
ath79_soc_rev = rev;
|
2011-11-18 00:17:46 +00:00
|
|
|
|
2018-07-20 11:58:19 +00:00
|
|
|
if (soc_is_qca953x() || soc_is_qca955x() || soc_is_qca956x())
|
|
|
|
sprintf(ath79_sys_type, "Qualcomm Atheros QCA%s ver %u rev %u",
|
|
|
|
chip, ver, rev);
|
|
|
|
else if (soc_is_tp9343())
|
|
|
|
sprintf(ath79_sys_type, "Qualcomm Atheros TP%s rev %u",
|
2013-02-15 13:38:16 +00:00
|
|
|
chip, rev);
|
|
|
|
else
|
|
|
|
sprintf(ath79_sys_type, "Atheros AR%s rev %u", chip, rev);
|
2011-01-04 20:28:14 +00:00
|
|
|
pr_info("SoC: %s\n", ath79_sys_type);
|
|
|
|
}
|
|
|
|
|
|
|
|
const char *get_system_type(void)
|
|
|
|
{
|
|
|
|
return ath79_sys_type;
|
|
|
|
}
|
|
|
|
|
MIPS: Delete __cpuinit/__CPUINIT usage from MIPS code
commit 3747069b25e419f6b51395f48127e9812abc3596 upstream.
The __cpuinit type of throwaway sections might have made sense
some time ago when RAM was more constrained, but now the savings
do not offset the cost and complications. For example, the fix in
commit 5e427ec2d0 ("x86: Fix bit corruption at CPU resume time")
is a good example of the nasty type of bugs that can be created
with improper use of the various __init prefixes.
After a discussion on LKML[1] it was decided that cpuinit should go
the way of devinit and be phased out. Once all the users are gone,
we can then finally remove the macros themselves from linux/init.h.
Note that some harmless section mismatch warnings may result, since
notify_cpu_starting() and cpu_up() are arch independent (kernel/cpu.c)
and are flagged as __cpuinit -- so if we remove the __cpuinit from
the arch specific callers, we will also get section mismatch warnings.
As an intermediate step, we intend to turn the linux/init.h cpuinit
related content into no-ops as early as possible, since that will get
rid of these warnings. In any case, they are temporary and harmless.
Here, we remove all the MIPS __cpuinit from C code and __CPUINIT
from asm files. MIPS is interesting in this respect, because there
are also uasm users hiding behind their own renamed versions of the
__cpuinit macros.
[1] https://lkml.org/lkml/2013/5/20/589
[ralf@linux-mips.org: Folded in Paul's followup fix.]
Signed-off-by: Paul Gortmaker <paul.gortmaker@windriver.com>
Cc: linux-mips@linux-mips.org
Patchwork: https://patchwork.linux-mips.org/patch/5494/
Patchwork: https://patchwork.linux-mips.org/patch/5495/
Patchwork: https://patchwork.linux-mips.org/patch/5509/
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
2013-06-18 13:38:59 +00:00
|
|
|
unsigned int get_c0_compare_int(void)
|
2011-01-04 20:28:14 +00:00
|
|
|
{
|
|
|
|
return CP0_LEGACY_COMPARE_IRQ;
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init plat_mem_setup(void)
|
|
|
|
{
|
2015-05-30 23:52:25 +00:00
|
|
|
unsigned long fdt_start;
|
|
|
|
|
2011-01-04 20:28:14 +00:00
|
|
|
set_io_port_base(KSEG1);
|
|
|
|
|
2015-05-30 23:52:25 +00:00
|
|
|
/* Get the position of the FDT passed by the bootloader */
|
|
|
|
fdt_start = fw_getenvl("fdt_start");
|
|
|
|
if (fdt_start)
|
|
|
|
__dt_setup_arch((void *)KSEG0ADDR(fdt_start));
|
2016-06-20 09:27:37 +00:00
|
|
|
else if (fw_passed_dtb)
|
|
|
|
__dt_setup_arch((void *)KSEG0ADDR(fw_passed_dtb));
|
2015-05-30 23:52:25 +00:00
|
|
|
|
2020-01-06 08:43:50 +00:00
|
|
|
ath79_reset_base = ioremap(AR71XX_RESET_BASE,
|
2019-01-11 14:22:37 +00:00
|
|
|
AR71XX_RESET_SIZE);
|
2020-01-06 08:43:50 +00:00
|
|
|
ath79_pll_base = ioremap(AR71XX_PLL_BASE,
|
2019-01-11 14:22:37 +00:00
|
|
|
AR71XX_PLL_SIZE);
|
|
|
|
ath79_detect_sys_type();
|
|
|
|
ath79_ddr_ctrl_init();
|
2016-03-17 03:34:16 +00:00
|
|
|
|
2019-01-11 14:22:37 +00:00
|
|
|
detect_memory_region(0, ATH79_MEM_SIZE_MIN, ATH79_MEM_SIZE_MAX);
|
2016-03-17 03:34:16 +00:00
|
|
|
|
2019-01-11 14:22:37 +00:00
|
|
|
_machine_restart = ath79_restart;
|
2011-01-04 20:28:14 +00:00
|
|
|
_machine_halt = ath79_halt;
|
|
|
|
pm_power_off = ath79_halt;
|
|
|
|
}
|
|
|
|
|
2019-01-11 14:22:37 +00:00
|
|
|
void __init plat_time_init(void)
|
2016-03-17 03:34:15 +00:00
|
|
|
{
|
|
|
|
struct device_node *np;
|
|
|
|
struct clk *clk;
|
|
|
|
unsigned long cpu_clk_rate;
|
|
|
|
|
|
|
|
of_clk_init(NULL);
|
|
|
|
|
|
|
|
np = of_get_cpu_node(0, NULL);
|
|
|
|
if (!np) {
|
|
|
|
pr_err("Failed to get CPU node\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
clk = of_clk_get(np, 0);
|
|
|
|
if (IS_ERR(clk)) {
|
|
|
|
pr_err("Failed to get CPU clock: %ld\n", PTR_ERR(clk));
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
cpu_clk_rate = clk_get_rate(clk);
|
|
|
|
|
|
|
|
pr_info("CPU clock: %lu.%03lu MHz\n",
|
|
|
|
cpu_clk_rate / 1000000, (cpu_clk_rate / 1000) % 1000);
|
|
|
|
|
|
|
|
mips_hpt_frequency = cpu_clk_rate / 2;
|
|
|
|
|
|
|
|
clk_put(clk);
|
|
|
|
}
|
|
|
|
|
2019-01-11 14:22:36 +00:00
|
|
|
void __init arch_init_irq(void)
|
|
|
|
{
|
|
|
|
irqchip_init();
|
|
|
|
}
|
|
|
|
|
2015-05-30 23:52:25 +00:00
|
|
|
void __init device_tree_init(void)
|
|
|
|
{
|
|
|
|
unflatten_and_copy_device_tree();
|
|
|
|
}
|