2019-06-03 05:44:50 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2015-07-28 13:46:18 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2013-2015 ARM Limited, All Rights Reserved.
|
|
|
|
* Author: Marc Zyngier <marc.zyngier@arm.com>
|
|
|
|
*/
|
|
|
|
|
2016-09-12 18:32:27 +00:00
|
|
|
#include <linux/acpi_iort.h>
|
2019-09-03 11:30:59 +00:00
|
|
|
#include <linux/pci.h>
|
2015-07-28 13:46:18 +00:00
|
|
|
#include <linux/msi.h>
|
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/of_irq.h>
|
|
|
|
#include <linux/of_pci.h>
|
|
|
|
|
|
|
|
static void its_mask_msi_irq(struct irq_data *d)
|
|
|
|
{
|
|
|
|
pci_msi_mask_irq(d);
|
|
|
|
irq_chip_mask_parent(d);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void its_unmask_msi_irq(struct irq_data *d)
|
|
|
|
{
|
|
|
|
pci_msi_unmask_irq(d);
|
|
|
|
irq_chip_unmask_parent(d);
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct irq_chip its_msi_irq_chip = {
|
|
|
|
.name = "ITS-MSI",
|
|
|
|
.irq_unmask = its_unmask_msi_irq,
|
|
|
|
.irq_mask = its_mask_msi_irq,
|
|
|
|
.irq_eoi = irq_chip_eoi_parent,
|
|
|
|
};
|
|
|
|
|
2017-05-31 17:52:27 +00:00
|
|
|
static int its_pci_msi_vec_count(struct pci_dev *pdev, void *data)
|
2015-07-28 13:46:18 +00:00
|
|
|
{
|
2017-05-31 17:52:27 +00:00
|
|
|
int msi, msix, *count = data;
|
2015-07-28 13:46:18 +00:00
|
|
|
|
|
|
|
msi = max(pci_msi_vec_count(pdev), 0);
|
|
|
|
msix = max(pci_msix_vec_count(pdev), 0);
|
2017-05-31 17:52:27 +00:00
|
|
|
*count += max(msi, msix);
|
2015-07-28 13:46:18 +00:00
|
|
|
|
2017-05-31 17:52:27 +00:00
|
|
|
return 0;
|
2015-07-28 13:46:18 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int its_get_pci_alias(struct pci_dev *pdev, u16 alias, void *data)
|
|
|
|
{
|
2017-05-31 17:52:27 +00:00
|
|
|
struct pci_dev **alias_dev = data;
|
2015-07-28 13:46:18 +00:00
|
|
|
|
2017-05-31 17:52:27 +00:00
|
|
|
*alias_dev = pdev;
|
2015-07-28 13:46:18 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int its_pci_msi_prepare(struct irq_domain *domain, struct device *dev,
|
|
|
|
int nvec, msi_alloc_info_t *info)
|
|
|
|
{
|
2017-05-31 17:52:27 +00:00
|
|
|
struct pci_dev *pdev, *alias_dev;
|
2015-07-28 13:46:21 +00:00
|
|
|
struct msi_domain_info *msi_info;
|
2018-05-31 15:21:43 +00:00
|
|
|
int alias_count = 0, minnvec = 1;
|
2015-07-28 13:46:18 +00:00
|
|
|
|
|
|
|
if (!dev_is_pci(dev))
|
|
|
|
return -EINVAL;
|
|
|
|
|
2015-07-28 13:46:21 +00:00
|
|
|
msi_info = msi_get_domain_info(domain->parent);
|
|
|
|
|
2015-07-28 13:46:18 +00:00
|
|
|
pdev = to_pci_dev(dev);
|
2017-05-31 17:52:27 +00:00
|
|
|
/*
|
|
|
|
* If pdev is downstream of any aliasing bridges, take an upper
|
|
|
|
* bound of how many other vectors could map to the same DevID.
|
2020-11-29 13:52:08 +00:00
|
|
|
* Also tell the ITS that the signalling will come from a proxy
|
|
|
|
* device, and that special allocation rules apply.
|
2017-05-31 17:52:27 +00:00
|
|
|
*/
|
|
|
|
pci_for_each_dma_alias(pdev, its_get_pci_alias, &alias_dev);
|
2020-11-29 13:52:08 +00:00
|
|
|
if (alias_dev != pdev) {
|
|
|
|
if (alias_dev->subordinate)
|
|
|
|
pci_walk_bus(alias_dev->subordinate,
|
|
|
|
its_pci_msi_vec_count, &alias_count);
|
|
|
|
info->flags |= MSI_ALLOC_FLAGS_PROXY_DEVICE;
|
|
|
|
}
|
2015-07-28 13:46:18 +00:00
|
|
|
|
2015-07-28 13:46:21 +00:00
|
|
|
/* ITS specific DeviceID, as the core ITS ignores dev. */
|
2015-10-08 22:10:50 +00:00
|
|
|
info->scratchpad[0].ul = pci_msi_domain_get_msi_rid(domain, pdev);
|
2015-07-28 13:46:21 +00:00
|
|
|
|
2018-05-31 15:21:43 +00:00
|
|
|
/*
|
|
|
|
* Always allocate a power of 2, and special case device 0 for
|
|
|
|
* broken systems where the DevID is not wired (and all devices
|
|
|
|
* appear as DevID 0). For that reason, we generously allocate a
|
|
|
|
* minimum of 32 MSIs for DevID 0. If you want more because all
|
|
|
|
* your devices are aliasing to DevID 0, consider fixing your HW.
|
|
|
|
*/
|
2018-05-27 15:39:55 +00:00
|
|
|
nvec = max(nvec, alias_count);
|
2018-05-31 15:21:43 +00:00
|
|
|
if (!info->scratchpad[0].ul)
|
|
|
|
minnvec = 32;
|
|
|
|
nvec = max_t(int, minnvec, roundup_pow_of_two(nvec));
|
2018-05-27 15:39:55 +00:00
|
|
|
return msi_info->ops->msi_prepare(domain->parent, dev, nvec, info);
|
2015-07-28 13:46:18 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct msi_domain_ops its_pci_msi_ops = {
|
|
|
|
.msi_prepare = its_pci_msi_prepare,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct msi_domain_info its_pci_msi_domain_info = {
|
|
|
|
.flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
|
|
|
|
MSI_FLAG_MULTI_PCI_MSI | MSI_FLAG_PCI_MSIX),
|
|
|
|
.ops = &its_pci_msi_ops,
|
|
|
|
.chip = &its_msi_irq_chip,
|
|
|
|
};
|
|
|
|
|
2015-07-28 13:46:21 +00:00
|
|
|
static struct of_device_id its_device_id[] = {
|
|
|
|
{ .compatible = "arm,gic-v3-its", },
|
|
|
|
{},
|
|
|
|
};
|
|
|
|
|
2016-09-12 18:32:26 +00:00
|
|
|
static int __init its_pci_msi_init_one(struct fwnode_handle *handle,
|
|
|
|
const char *name)
|
2015-07-28 13:46:18 +00:00
|
|
|
{
|
2015-07-28 13:46:21 +00:00
|
|
|
struct irq_domain *parent;
|
|
|
|
|
2016-09-12 18:32:26 +00:00
|
|
|
parent = irq_find_matching_fwnode(handle, DOMAIN_BUS_NEXUS);
|
|
|
|
if (!parent || !msi_get_domain_info(parent)) {
|
|
|
|
pr_err("%s: Unable to locate ITS domain\n", name);
|
|
|
|
return -ENXIO;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!pci_msi_create_irq_domain(handle, &its_pci_msi_domain_info,
|
|
|
|
parent)) {
|
|
|
|
pr_err("%s: Unable to create PCI domain\n", name);
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __init its_pci_of_msi_init(void)
|
|
|
|
{
|
|
|
|
struct device_node *np;
|
|
|
|
|
2015-07-28 13:46:21 +00:00
|
|
|
for (np = of_find_matching_node(NULL, its_device_id); np;
|
|
|
|
np = of_find_matching_node(np, its_device_id)) {
|
2018-02-01 17:03:29 +00:00
|
|
|
if (!of_device_is_available(np))
|
|
|
|
continue;
|
2015-07-28 13:46:21 +00:00
|
|
|
if (!of_property_read_bool(np, "msi-controller"))
|
|
|
|
continue;
|
|
|
|
|
2016-09-12 18:32:26 +00:00
|
|
|
if (its_pci_msi_init_one(of_node_to_fwnode(np), np->full_name))
|
2015-07-28 13:46:21 +00:00
|
|
|
continue;
|
|
|
|
|
2017-07-18 21:43:10 +00:00
|
|
|
pr_info("PCI/MSI: %pOF domain created\n", np);
|
2015-07-28 13:46:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
2015-07-28 13:46:18 +00:00
|
|
|
}
|
2016-09-12 18:32:26 +00:00
|
|
|
|
2016-09-12 18:32:27 +00:00
|
|
|
#ifdef CONFIG_ACPI
|
|
|
|
|
|
|
|
static int __init
|
2019-03-11 20:55:57 +00:00
|
|
|
its_pci_msi_parse_madt(union acpi_subtable_headers *header,
|
2016-09-12 18:32:27 +00:00
|
|
|
const unsigned long end)
|
|
|
|
{
|
|
|
|
struct acpi_madt_generic_translator *its_entry;
|
|
|
|
struct fwnode_handle *dom_handle;
|
|
|
|
const char *node_name;
|
|
|
|
int err = -ENXIO;
|
|
|
|
|
|
|
|
its_entry = (struct acpi_madt_generic_translator *)header;
|
|
|
|
node_name = kasprintf(GFP_KERNEL, "ITS@0x%lx",
|
|
|
|
(long)its_entry->base_address);
|
|
|
|
dom_handle = iort_find_domain_token(its_entry->translation_id);
|
|
|
|
if (!dom_handle) {
|
|
|
|
pr_err("%s: Unable to locate ITS domain handle\n", node_name);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
err = its_pci_msi_init_one(dom_handle, node_name);
|
|
|
|
if (!err)
|
|
|
|
pr_info("PCI/MSI: %s domain created\n", node_name);
|
|
|
|
|
|
|
|
out:
|
|
|
|
kfree(node_name);
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __init its_pci_acpi_msi_init(void)
|
|
|
|
{
|
|
|
|
acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_TRANSLATOR,
|
|
|
|
its_pci_msi_parse_madt, 0);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static int __init its_pci_acpi_msi_init(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2016-09-12 18:32:26 +00:00
|
|
|
static int __init its_pci_msi_init(void)
|
|
|
|
{
|
|
|
|
its_pci_of_msi_init();
|
2016-09-12 18:32:27 +00:00
|
|
|
its_pci_acpi_msi_init();
|
2016-09-12 18:32:26 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2015-07-28 13:46:21 +00:00
|
|
|
early_initcall(its_pci_msi_init);
|