2009-06-04 09:32:12 +00:00
|
|
|
#ifndef __MACH_MX25_H__
|
|
|
|
#define __MACH_MX25_H__
|
|
|
|
|
2009-11-12 20:51:55 +00:00
|
|
|
#define MX25_AIPS1_BASE_ADDR 0x43f00000
|
2009-06-04 09:32:12 +00:00
|
|
|
#define MX25_AIPS1_SIZE SZ_1M
|
2009-11-12 20:51:55 +00:00
|
|
|
#define MX25_AIPS2_BASE_ADDR 0x53f00000
|
2009-06-04 09:32:12 +00:00
|
|
|
#define MX25_AIPS2_SIZE SZ_1M
|
|
|
|
#define MX25_AVIC_BASE_ADDR 0x68000000
|
|
|
|
#define MX25_AVIC_SIZE SZ_1M
|
|
|
|
|
2010-06-16 12:55:07 +00:00
|
|
|
#define MX25_I2C1_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0x80000)
|
|
|
|
#define MX25_I2C3_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0x84000)
|
2010-07-22 09:41:56 +00:00
|
|
|
#define MX25_CAN1_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0x88000)
|
|
|
|
#define MX25_CAN2_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0x8c000)
|
2010-06-16 12:55:07 +00:00
|
|
|
#define MX25_I2C2_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0x98000)
|
2010-06-21 15:34:58 +00:00
|
|
|
#define MX25_CSPI1_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0xa4000)
|
2009-06-04 09:32:12 +00:00
|
|
|
#define MX25_IOMUXC_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0xac000)
|
|
|
|
|
|
|
|
#define MX25_CRM_BASE_ADDR (MX25_AIPS2_BASE_ADDR + 0x80000)
|
|
|
|
#define MX25_GPT1_BASE_ADDR (MX25_AIPS2_BASE_ADDR + 0x90000)
|
2010-10-25 13:54:58 +00:00
|
|
|
#define MX25_GPIO4_BASE_ADDR (MX25_AIPS2_BASE_ADDR + 0x9c000)
|
|
|
|
#define MX25_GPIO3_BASE_ADDR (MX25_AIPS2_BASE_ADDR + 0xa4000)
|
|
|
|
#define MX25_GPIO1_BASE_ADDR (MX25_AIPS2_BASE_ADDR + 0xcc000)
|
|
|
|
#define MX25_GPIO2_BASE_ADDR (MX25_AIPS2_BASE_ADDR + 0xd0000)
|
2009-06-04 09:32:12 +00:00
|
|
|
#define MX25_WDOG_BASE_ADDR (MX25_AIPS2_BASE_ADDR + 0xdc000)
|
|
|
|
|
2010-01-25 16:55:16 +00:00
|
|
|
#define MX25_UART1_BASE_ADDR 0x43f90000
|
|
|
|
#define MX25_UART2_BASE_ADDR 0x43f94000
|
2010-06-08 09:03:00 +00:00
|
|
|
#define MX25_AUDMUX_BASE_ADDR 0x43fb0000
|
2010-06-24 13:20:44 +00:00
|
|
|
#define MX25_UART3_BASE_ADDR 0x5000c000
|
|
|
|
#define MX25_UART4_BASE_ADDR 0x50008000
|
|
|
|
#define MX25_UART5_BASE_ADDR 0x5002c000
|
2009-06-04 09:32:12 +00:00
|
|
|
|
2010-06-21 15:34:58 +00:00
|
|
|
#define MX25_CSPI3_BASE_ADDR 0x50004000
|
|
|
|
#define MX25_CSPI2_BASE_ADDR 0x50010000
|
2009-12-21 11:44:31 +00:00
|
|
|
#define MX25_FEC_BASE_ADDR 0x50038000
|
2010-06-08 09:03:00 +00:00
|
|
|
#define MX25_SSI2_BASE_ADDR 0x50014000
|
|
|
|
#define MX25_SSI1_BASE_ADDR 0x50034000
|
2010-01-14 09:24:14 +00:00
|
|
|
#define MX25_NFC_BASE_ADDR 0xbb000000
|
2010-01-27 13:00:48 +00:00
|
|
|
#define MX25_DRYICE_BASE_ADDR 0x53ffc000
|
2010-10-02 15:15:28 +00:00
|
|
|
#define MX25_ESDHC1_BASE_ADDR 0x53fb4000
|
|
|
|
#define MX25_ESDHC2_BASE_ADDR 0x53fb8000
|
2010-02-17 10:33:24 +00:00
|
|
|
#define MX25_LCDC_BASE_ADDR 0x53fbc000
|
2010-05-26 12:12:10 +00:00
|
|
|
#define MX25_KPP_BASE_ADDR 0x43fa8000
|
2010-10-12 12:08:42 +00:00
|
|
|
#define MX25_SDMA_BASE_ADDR 0x53fd4000
|
2010-06-08 09:02:55 +00:00
|
|
|
#define MX25_OTG_BASE_ADDR 0x53ff4000
|
2010-06-21 05:16:00 +00:00
|
|
|
#define MX25_CSI_BASE_ADDR 0x53ff8000
|
2009-12-21 11:44:31 +00:00
|
|
|
|
2010-10-25 13:44:25 +00:00
|
|
|
#define MX25_IO_P2V(x) IMX_IO_P2V(x)
|
|
|
|
#define MX25_IO_ADDRESS(x) IOMEM(MX25_IO_P2V(x))
|
|
|
|
|
2010-06-21 15:34:58 +00:00
|
|
|
#define MX25_INT_CSPI3 0
|
2010-06-16 12:55:07 +00:00
|
|
|
#define MX25_INT_I2C1 3
|
|
|
|
#define MX25_INT_I2C2 4
|
2010-06-24 13:20:44 +00:00
|
|
|
#define MX25_INT_UART4 5
|
2010-10-12 11:12:32 +00:00
|
|
|
#define MX25_INT_ESDHC2 8
|
|
|
|
#define MX25_INT_ESDHC1 9
|
2010-06-16 12:55:07 +00:00
|
|
|
#define MX25_INT_I2C3 10
|
2010-06-30 10:16:24 +00:00
|
|
|
#define MX25_INT_SSI2 11
|
|
|
|
#define MX25_INT_SSI1 12
|
2010-06-21 15:34:58 +00:00
|
|
|
#define MX25_INT_CSPI2 13
|
|
|
|
#define MX25_INT_CSPI1 14
|
2010-06-30 10:16:24 +00:00
|
|
|
#define MX25_INT_CSI 17
|
2010-06-24 13:20:44 +00:00
|
|
|
#define MX25_INT_UART3 18
|
2010-06-30 10:16:24 +00:00
|
|
|
#define MX25_INT_KPP 24
|
2010-06-16 12:55:07 +00:00
|
|
|
#define MX25_INT_DRYICE 25
|
2010-06-24 13:20:44 +00:00
|
|
|
#define MX25_INT_UART2 32
|
2010-08-23 09:25:52 +00:00
|
|
|
#define MX25_INT_NFC 33
|
2010-10-12 12:08:42 +00:00
|
|
|
#define MX25_INT_SDMA 34
|
2010-06-16 12:55:07 +00:00
|
|
|
#define MX25_INT_LCDC 39
|
2010-06-24 13:20:44 +00:00
|
|
|
#define MX25_INT_UART5 40
|
2010-07-22 09:41:56 +00:00
|
|
|
#define MX25_INT_CAN1 43
|
|
|
|
#define MX25_INT_CAN2 44
|
2010-06-24 13:20:44 +00:00
|
|
|
#define MX25_INT_UART1 45
|
2010-06-21 15:34:58 +00:00
|
|
|
#define MX25_INT_FEC 57
|
2009-12-21 11:44:31 +00:00
|
|
|
|
2010-08-25 15:37:45 +00:00
|
|
|
#define MX25_DMA_REQ_SSI2_RX1 22
|
|
|
|
#define MX25_DMA_REQ_SSI2_TX1 23
|
|
|
|
#define MX25_DMA_REQ_SSI2_RX0 24
|
|
|
|
#define MX25_DMA_REQ_SSI2_TX0 25
|
|
|
|
#define MX25_DMA_REQ_SSI1_RX1 26
|
|
|
|
#define MX25_DMA_REQ_SSI1_TX1 27
|
|
|
|
#define MX25_DMA_REQ_SSI1_RX0 28
|
|
|
|
#define MX25_DMA_REQ_SSI1_TX0 29
|
|
|
|
|
2010-01-08 15:02:30 +00:00
|
|
|
#endif /* ifndef __MACH_MX25_H__ */
|