2013-01-20 22:55:29 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2012 Armadeus Systems - <support@armadeus.com>
|
|
|
|
* Copyright 2012 Laurent Cans <laurent.cans@gmail.com>
|
|
|
|
*
|
|
|
|
* Based on mx51-babbage.dts
|
|
|
|
* Copyright 2011 Freescale Semiconductor, Inc.
|
|
|
|
* Copyright 2011 Linaro Ltd.
|
|
|
|
*
|
|
|
|
* The code contained herein is licensed under the GNU General Public
|
|
|
|
* License. You may obtain a copy of the GNU General Public License
|
|
|
|
* Version 2 or later at the following locations:
|
|
|
|
*
|
|
|
|
* http://www.opensource.org/licenses/gpl-license.html
|
|
|
|
* http://www.gnu.org/copyleft/gpl.html
|
|
|
|
*/
|
|
|
|
|
|
|
|
/dts-v1/;
|
2013-04-07 02:49:34 +00:00
|
|
|
#include "imx51.dtsi"
|
2013-01-20 22:55:29 +00:00
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "Armadeus Systems APF51 module";
|
|
|
|
compatible = "armadeus,imx51-apf51", "fsl,imx51";
|
|
|
|
|
|
|
|
memory {
|
|
|
|
reg = <0x90000000 0x20000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
clocks {
|
|
|
|
osc {
|
|
|
|
clock-frequency = <33554432>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
&fec {
|
|
|
|
pinctrl-names = "default";
|
2013-11-04 08:05:37 +00:00
|
|
|
pinctrl-0 = <&pinctrl_fec>;
|
2013-01-20 22:55:29 +00:00
|
|
|
phy-mode = "mii";
|
2013-11-19 11:47:27 +00:00
|
|
|
phy-reset-gpios = <&gpio3 0 GPIO_ACTIVE_HIGH>;
|
2013-01-20 22:55:29 +00:00
|
|
|
phy-reset-duration = <1>;
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2013-11-04 08:05:37 +00:00
|
|
|
&iomuxc {
|
|
|
|
imx51-apf51 {
|
|
|
|
pinctrl_fec: fecgrp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX51_PAD_DI_GP3__FEC_TX_ER 0x80000000
|
|
|
|
MX51_PAD_DI2_PIN4__FEC_CRS 0x80000000
|
|
|
|
MX51_PAD_DI2_PIN2__FEC_MDC 0x80000000
|
|
|
|
MX51_PAD_DI2_PIN3__FEC_MDIO 0x80000000
|
|
|
|
MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 0x80000000
|
|
|
|
MX51_PAD_DI_GP4__FEC_RDATA2 0x80000000
|
|
|
|
MX51_PAD_DISP2_DAT0__FEC_RDATA3 0x80000000
|
|
|
|
MX51_PAD_DISP2_DAT1__FEC_RX_ER 0x80000000
|
|
|
|
MX51_PAD_DISP2_DAT6__FEC_TDATA1 0x80000000
|
|
|
|
MX51_PAD_DISP2_DAT7__FEC_TDATA2 0x80000000
|
|
|
|
MX51_PAD_DISP2_DAT8__FEC_TDATA3 0x80000000
|
|
|
|
MX51_PAD_DISP2_DAT9__FEC_TX_EN 0x80000000
|
|
|
|
MX51_PAD_DISP2_DAT10__FEC_COL 0x80000000
|
|
|
|
MX51_PAD_DISP2_DAT11__FEC_RX_CLK 0x80000000
|
|
|
|
MX51_PAD_DISP2_DAT12__FEC_RX_DV 0x80000000
|
|
|
|
MX51_PAD_DISP2_DAT13__FEC_TX_CLK 0x80000000
|
|
|
|
MX51_PAD_DISP2_DAT14__FEC_RDATA0 0x80000000
|
|
|
|
MX51_PAD_DISP2_DAT15__FEC_TDATA0 0x80000000
|
|
|
|
>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_uart3: uart3grp {
|
|
|
|
fsl,pins = <
|
|
|
|
MX51_PAD_UART3_RXD__UART3_RXD 0x1c5
|
|
|
|
MX51_PAD_UART3_TXD__UART3_TXD 0x1c5
|
|
|
|
>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-05-16 10:25:31 +00:00
|
|
|
&nfc {
|
|
|
|
nand-bus-width = <8>;
|
|
|
|
nand-ecc-mode = "hw";
|
|
|
|
nand-on-flash-bbt;
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2013-01-20 22:55:29 +00:00
|
|
|
&uart3 {
|
|
|
|
pinctrl-names = "default";
|
2013-11-04 08:05:37 +00:00
|
|
|
pinctrl-0 = <&pinctrl_uart3>;
|
2013-01-20 22:55:29 +00:00
|
|
|
status = "okay";
|
|
|
|
};
|