2019-06-01 08:08:38 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2015-06-12 12:59:02 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2015 Samsung Electronics Co.Ltd
|
|
|
|
* Authors:
|
|
|
|
* Hyungwon Hwang <human.hwang@samsung.com>
|
|
|
|
*/
|
|
|
|
|
2019-06-24 13:06:28 +00:00
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/component.h>
|
2015-06-12 12:59:02 +00:00
|
|
|
#include <linux/delay.h>
|
2019-06-24 13:06:28 +00:00
|
|
|
#include <linux/mfd/syscon.h>
|
|
|
|
#include <linux/module.h>
|
2015-06-12 12:59:02 +00:00
|
|
|
#include <linux/mutex.h>
|
|
|
|
#include <linux/of.h>
|
2019-06-24 13:06:28 +00:00
|
|
|
#include <linux/of_address.h>
|
2015-06-12 12:59:02 +00:00
|
|
|
#include <linux/of_graph.h>
|
2019-06-24 13:06:28 +00:00
|
|
|
#include <linux/platform_device.h>
|
2017-01-13 08:30:00 +00:00
|
|
|
#include <linux/pm_runtime.h>
|
2015-06-12 12:59:02 +00:00
|
|
|
#include <linux/regmap.h>
|
|
|
|
|
2019-06-24 13:06:28 +00:00
|
|
|
#include <video/of_videomode.h>
|
|
|
|
#include <video/videomode.h>
|
|
|
|
|
2019-08-26 15:26:29 +00:00
|
|
|
#include <drm/drm_bridge.h>
|
2019-06-24 13:06:28 +00:00
|
|
|
#include <drm/drm_encoder.h>
|
|
|
|
#include <drm/drm_print.h>
|
|
|
|
|
2017-08-24 13:33:54 +00:00
|
|
|
#include "exynos_drm_drv.h"
|
|
|
|
|
2015-06-12 12:59:02 +00:00
|
|
|
/* Sysreg registers for MIC */
|
|
|
|
#define DSD_CFG_MUX 0x1004
|
|
|
|
#define MIC0_RGB_MUX (1 << 0)
|
|
|
|
#define MIC0_I80_MUX (1 << 1)
|
|
|
|
#define MIC0_ON_MUX (1 << 5)
|
|
|
|
|
|
|
|
/* MIC registers */
|
|
|
|
#define MIC_OP 0x0
|
|
|
|
#define MIC_IP_VER 0x0004
|
|
|
|
#define MIC_V_TIMING_0 0x0008
|
|
|
|
#define MIC_V_TIMING_1 0x000C
|
|
|
|
#define MIC_IMG_SIZE 0x0010
|
|
|
|
#define MIC_INPUT_TIMING_0 0x0014
|
|
|
|
#define MIC_INPUT_TIMING_1 0x0018
|
|
|
|
#define MIC_2D_OUTPUT_TIMING_0 0x001C
|
|
|
|
#define MIC_2D_OUTPUT_TIMING_1 0x0020
|
|
|
|
#define MIC_2D_OUTPUT_TIMING_2 0x0024
|
|
|
|
#define MIC_3D_OUTPUT_TIMING_0 0x0028
|
|
|
|
#define MIC_3D_OUTPUT_TIMING_1 0x002C
|
|
|
|
#define MIC_3D_OUTPUT_TIMING_2 0x0030
|
|
|
|
#define MIC_CORE_PARA_0 0x0034
|
|
|
|
#define MIC_CORE_PARA_1 0x0038
|
|
|
|
#define MIC_CTC_CTRL 0x0040
|
|
|
|
#define MIC_RD_DATA 0x0044
|
|
|
|
|
|
|
|
#define MIC_UPD_REG (1 << 31)
|
|
|
|
#define MIC_ON_REG (1 << 30)
|
|
|
|
#define MIC_TD_ON_REG (1 << 29)
|
|
|
|
#define MIC_BS_CHG_OUT (1 << 16)
|
|
|
|
#define MIC_VIDEO_TYPE(x) (((x) & 0xf) << 12)
|
|
|
|
#define MIC_PSR_EN (1 << 5)
|
|
|
|
#define MIC_SW_RST (1 << 4)
|
|
|
|
#define MIC_ALL_RST (1 << 3)
|
|
|
|
#define MIC_CORE_VER_CONTROL (1 << 2)
|
|
|
|
#define MIC_MODE_SEL_COMMAND_MODE (1 << 1)
|
|
|
|
#define MIC_MODE_SEL_MASK (1 << 1)
|
|
|
|
#define MIC_CORE_EN (1 << 0)
|
|
|
|
|
|
|
|
#define MIC_V_PULSE_WIDTH(x) (((x) & 0x3fff) << 16)
|
|
|
|
#define MIC_V_PERIOD_LINE(x) ((x) & 0x3fff)
|
|
|
|
|
|
|
|
#define MIC_VBP_SIZE(x) (((x) & 0x3fff) << 16)
|
|
|
|
#define MIC_VFP_SIZE(x) ((x) & 0x3fff)
|
|
|
|
|
|
|
|
#define MIC_IMG_V_SIZE(x) (((x) & 0x3fff) << 16)
|
|
|
|
#define MIC_IMG_H_SIZE(x) ((x) & 0x3fff)
|
|
|
|
|
|
|
|
#define MIC_H_PULSE_WIDTH_IN(x) (((x) & 0x3fff) << 16)
|
|
|
|
#define MIC_H_PERIOD_PIXEL_IN(x) ((x) & 0x3fff)
|
|
|
|
|
|
|
|
#define MIC_HBP_SIZE_IN(x) (((x) & 0x3fff) << 16)
|
|
|
|
#define MIC_HFP_SIZE_IN(x) ((x) & 0x3fff)
|
|
|
|
|
|
|
|
#define MIC_H_PULSE_WIDTH_2D(x) (((x) & 0x3fff) << 16)
|
|
|
|
#define MIC_H_PERIOD_PIXEL_2D(x) ((x) & 0x3fff)
|
|
|
|
|
|
|
|
#define MIC_HBP_SIZE_2D(x) (((x) & 0x3fff) << 16)
|
|
|
|
#define MIC_HFP_SIZE_2D(x) ((x) & 0x3fff)
|
|
|
|
|
|
|
|
#define MIC_BS_SIZE_2D(x) ((x) & 0x3fff)
|
|
|
|
|
|
|
|
static char *clk_names[] = { "pclk_mic0", "sclk_rgb_vclk_to_mic0" };
|
|
|
|
#define NUM_CLKS ARRAY_SIZE(clk_names)
|
|
|
|
static DEFINE_MUTEX(mic_mutex);
|
|
|
|
|
|
|
|
struct exynos_mic {
|
|
|
|
struct device *dev;
|
|
|
|
void __iomem *reg;
|
|
|
|
struct regmap *sysreg;
|
|
|
|
struct clk *clks[NUM_CLKS];
|
|
|
|
|
|
|
|
bool i80_mode;
|
|
|
|
struct videomode vm;
|
|
|
|
struct drm_encoder *encoder;
|
|
|
|
struct drm_bridge bridge;
|
|
|
|
|
|
|
|
bool enabled;
|
|
|
|
};
|
|
|
|
|
|
|
|
static void mic_set_path(struct exynos_mic *mic, bool enable)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
unsigned int val;
|
|
|
|
|
|
|
|
ret = regmap_read(mic->sysreg, DSD_CFG_MUX, &val);
|
|
|
|
if (ret) {
|
2019-04-15 05:24:36 +00:00
|
|
|
DRM_DEV_ERROR(mic->dev,
|
|
|
|
"mic: Failed to read system register\n");
|
2015-06-12 12:59:02 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (enable) {
|
|
|
|
if (mic->i80_mode)
|
|
|
|
val |= MIC0_I80_MUX;
|
|
|
|
else
|
|
|
|
val |= MIC0_RGB_MUX;
|
|
|
|
|
|
|
|
val |= MIC0_ON_MUX;
|
|
|
|
} else
|
|
|
|
val &= ~(MIC0_RGB_MUX | MIC0_I80_MUX | MIC0_ON_MUX);
|
|
|
|
|
2016-03-25 20:05:59 +00:00
|
|
|
ret = regmap_write(mic->sysreg, DSD_CFG_MUX, val);
|
2015-06-12 12:59:02 +00:00
|
|
|
if (ret)
|
2019-04-15 05:24:36 +00:00
|
|
|
DRM_DEV_ERROR(mic->dev,
|
|
|
|
"mic: Failed to read system register\n");
|
2015-06-12 12:59:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int mic_sw_reset(struct exynos_mic *mic)
|
|
|
|
{
|
|
|
|
unsigned int retry = 100;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
writel(MIC_SW_RST, mic->reg + MIC_OP);
|
|
|
|
|
|
|
|
while (retry-- > 0) {
|
|
|
|
ret = readl(mic->reg + MIC_OP);
|
|
|
|
if (!(ret & MIC_SW_RST))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
udelay(10);
|
|
|
|
}
|
|
|
|
|
|
|
|
return -ETIMEDOUT;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mic_set_porch_timing(struct exynos_mic *mic)
|
|
|
|
{
|
|
|
|
struct videomode vm = mic->vm;
|
|
|
|
u32 reg;
|
|
|
|
|
|
|
|
reg = MIC_V_PULSE_WIDTH(vm.vsync_len) +
|
|
|
|
MIC_V_PERIOD_LINE(vm.vsync_len + vm.vactive +
|
|
|
|
vm.vback_porch + vm.vfront_porch);
|
|
|
|
writel(reg, mic->reg + MIC_V_TIMING_0);
|
|
|
|
|
|
|
|
reg = MIC_VBP_SIZE(vm.vback_porch) +
|
|
|
|
MIC_VFP_SIZE(vm.vfront_porch);
|
|
|
|
writel(reg, mic->reg + MIC_V_TIMING_1);
|
|
|
|
|
|
|
|
reg = MIC_V_PULSE_WIDTH(vm.hsync_len) +
|
|
|
|
MIC_V_PERIOD_LINE(vm.hsync_len + vm.hactive +
|
|
|
|
vm.hback_porch + vm.hfront_porch);
|
|
|
|
writel(reg, mic->reg + MIC_INPUT_TIMING_0);
|
|
|
|
|
|
|
|
reg = MIC_VBP_SIZE(vm.hback_porch) +
|
|
|
|
MIC_VFP_SIZE(vm.hfront_porch);
|
|
|
|
writel(reg, mic->reg + MIC_INPUT_TIMING_1);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mic_set_img_size(struct exynos_mic *mic)
|
|
|
|
{
|
|
|
|
struct videomode *vm = &mic->vm;
|
|
|
|
u32 reg;
|
|
|
|
|
|
|
|
reg = MIC_IMG_H_SIZE(vm->hactive) +
|
|
|
|
MIC_IMG_V_SIZE(vm->vactive);
|
|
|
|
|
|
|
|
writel(reg, mic->reg + MIC_IMG_SIZE);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mic_set_output_timing(struct exynos_mic *mic)
|
|
|
|
{
|
|
|
|
struct videomode vm = mic->vm;
|
|
|
|
u32 reg, bs_size_2d;
|
|
|
|
|
2019-04-15 07:25:12 +00:00
|
|
|
DRM_DEV_DEBUG(mic->dev, "w: %u, h: %u\n", vm.hactive, vm.vactive);
|
2015-06-12 12:59:02 +00:00
|
|
|
bs_size_2d = ((vm.hactive >> 2) << 1) + (vm.vactive % 4);
|
|
|
|
reg = MIC_BS_SIZE_2D(bs_size_2d);
|
|
|
|
writel(reg, mic->reg + MIC_2D_OUTPUT_TIMING_2);
|
|
|
|
|
|
|
|
if (!mic->i80_mode) {
|
|
|
|
reg = MIC_H_PULSE_WIDTH_2D(vm.hsync_len) +
|
|
|
|
MIC_H_PERIOD_PIXEL_2D(vm.hsync_len + bs_size_2d +
|
|
|
|
vm.hback_porch + vm.hfront_porch);
|
|
|
|
writel(reg, mic->reg + MIC_2D_OUTPUT_TIMING_0);
|
|
|
|
|
|
|
|
reg = MIC_HBP_SIZE_2D(vm.hback_porch) +
|
|
|
|
MIC_H_PERIOD_PIXEL_2D(vm.hfront_porch);
|
|
|
|
writel(reg, mic->reg + MIC_2D_OUTPUT_TIMING_1);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void mic_set_reg_on(struct exynos_mic *mic, bool enable)
|
|
|
|
{
|
|
|
|
u32 reg = readl(mic->reg + MIC_OP);
|
|
|
|
|
|
|
|
if (enable) {
|
|
|
|
reg &= ~(MIC_MODE_SEL_MASK | MIC_CORE_VER_CONTROL | MIC_PSR_EN);
|
|
|
|
reg |= (MIC_CORE_EN | MIC_BS_CHG_OUT | MIC_ON_REG);
|
|
|
|
|
|
|
|
reg &= ~MIC_MODE_SEL_COMMAND_MODE;
|
|
|
|
if (mic->i80_mode)
|
|
|
|
reg |= MIC_MODE_SEL_COMMAND_MODE;
|
|
|
|
} else {
|
|
|
|
reg &= ~MIC_CORE_EN;
|
|
|
|
}
|
|
|
|
|
|
|
|
reg |= MIC_UPD_REG;
|
|
|
|
writel(reg, mic->reg + MIC_OP);
|
|
|
|
}
|
|
|
|
|
2016-02-03 12:42:50 +00:00
|
|
|
static void mic_disable(struct drm_bridge *bridge) { }
|
2015-06-12 12:59:02 +00:00
|
|
|
|
2016-02-03 12:42:50 +00:00
|
|
|
static void mic_post_disable(struct drm_bridge *bridge)
|
2015-06-12 12:59:02 +00:00
|
|
|
{
|
|
|
|
struct exynos_mic *mic = bridge->driver_private;
|
|
|
|
|
|
|
|
mutex_lock(&mic_mutex);
|
|
|
|
if (!mic->enabled)
|
|
|
|
goto already_disabled;
|
|
|
|
|
|
|
|
mic_set_path(mic, 0);
|
|
|
|
|
2017-01-13 08:30:00 +00:00
|
|
|
pm_runtime_put(mic->dev);
|
2015-06-12 12:59:02 +00:00
|
|
|
mic->enabled = 0;
|
|
|
|
|
|
|
|
already_disabled:
|
|
|
|
mutex_unlock(&mic_mutex);
|
|
|
|
}
|
|
|
|
|
2017-01-05 10:20:06 +00:00
|
|
|
static void mic_mode_set(struct drm_bridge *bridge,
|
2018-04-06 14:39:01 +00:00
|
|
|
const struct drm_display_mode *mode,
|
|
|
|
const struct drm_display_mode *adjusted_mode)
|
2017-01-05 10:20:06 +00:00
|
|
|
{
|
|
|
|
struct exynos_mic *mic = bridge->driver_private;
|
|
|
|
|
|
|
|
mutex_lock(&mic_mutex);
|
|
|
|
drm_display_mode_to_videomode(mode, &mic->vm);
|
2017-08-24 13:33:54 +00:00
|
|
|
mic->i80_mode = to_exynos_crtc(bridge->encoder->crtc)->i80_mode;
|
2017-01-05 10:20:06 +00:00
|
|
|
mutex_unlock(&mic_mutex);
|
|
|
|
}
|
|
|
|
|
2016-02-03 12:42:50 +00:00
|
|
|
static void mic_pre_enable(struct drm_bridge *bridge)
|
2015-06-12 12:59:02 +00:00
|
|
|
{
|
|
|
|
struct exynos_mic *mic = bridge->driver_private;
|
2017-01-13 08:30:00 +00:00
|
|
|
int ret;
|
2015-06-12 12:59:02 +00:00
|
|
|
|
|
|
|
mutex_lock(&mic_mutex);
|
|
|
|
if (mic->enabled)
|
2017-01-13 08:30:00 +00:00
|
|
|
goto unlock;
|
2015-06-12 12:59:02 +00:00
|
|
|
|
2017-01-13 08:30:00 +00:00
|
|
|
ret = pm_runtime_get_sync(mic->dev);
|
|
|
|
if (ret < 0)
|
|
|
|
goto unlock;
|
2015-06-12 12:59:02 +00:00
|
|
|
|
|
|
|
mic_set_path(mic, 1);
|
|
|
|
|
|
|
|
ret = mic_sw_reset(mic);
|
|
|
|
if (ret) {
|
2019-04-15 05:24:36 +00:00
|
|
|
DRM_DEV_ERROR(mic->dev, "Failed to reset\n");
|
2017-01-13 08:30:00 +00:00
|
|
|
goto turn_off;
|
2015-06-12 12:59:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
if (!mic->i80_mode)
|
|
|
|
mic_set_porch_timing(mic);
|
|
|
|
mic_set_img_size(mic);
|
|
|
|
mic_set_output_timing(mic);
|
|
|
|
mic_set_reg_on(mic, 1);
|
|
|
|
mic->enabled = 1;
|
|
|
|
mutex_unlock(&mic_mutex);
|
|
|
|
|
|
|
|
return;
|
|
|
|
|
2017-01-13 08:30:00 +00:00
|
|
|
turn_off:
|
|
|
|
pm_runtime_put(mic->dev);
|
|
|
|
unlock:
|
2015-06-12 12:59:02 +00:00
|
|
|
mutex_unlock(&mic_mutex);
|
|
|
|
}
|
|
|
|
|
2016-02-03 12:42:50 +00:00
|
|
|
static void mic_enable(struct drm_bridge *bridge) { }
|
2015-06-12 12:59:02 +00:00
|
|
|
|
2016-02-03 12:42:49 +00:00
|
|
|
static const struct drm_bridge_funcs mic_bridge_funcs = {
|
|
|
|
.disable = mic_disable,
|
|
|
|
.post_disable = mic_post_disable,
|
2017-01-05 10:20:06 +00:00
|
|
|
.mode_set = mic_mode_set,
|
2016-02-03 12:42:49 +00:00
|
|
|
.pre_enable = mic_pre_enable,
|
|
|
|
.enable = mic_enable,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int exynos_mic_bind(struct device *dev, struct device *master,
|
|
|
|
void *data)
|
2015-06-12 12:59:02 +00:00
|
|
|
{
|
2016-02-03 12:42:49 +00:00
|
|
|
struct exynos_mic *mic = dev_get_drvdata(dev);
|
|
|
|
|
|
|
|
mic->bridge.driver_private = mic;
|
|
|
|
|
2017-07-03 07:08:23 +00:00
|
|
|
return 0;
|
2016-02-03 12:42:49 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void exynos_mic_unbind(struct device *dev, struct device *master,
|
|
|
|
void *data)
|
|
|
|
{
|
|
|
|
struct exynos_mic *mic = dev_get_drvdata(dev);
|
2015-06-12 12:59:02 +00:00
|
|
|
|
|
|
|
mutex_lock(&mic_mutex);
|
|
|
|
if (!mic->enabled)
|
|
|
|
goto already_disabled;
|
|
|
|
|
2017-01-13 08:30:00 +00:00
|
|
|
pm_runtime_put(mic->dev);
|
2015-06-12 12:59:02 +00:00
|
|
|
|
|
|
|
already_disabled:
|
|
|
|
mutex_unlock(&mic_mutex);
|
|
|
|
}
|
|
|
|
|
2016-02-03 12:42:49 +00:00
|
|
|
static const struct component_ops exynos_mic_component_ops = {
|
|
|
|
.bind = exynos_mic_bind,
|
|
|
|
.unbind = exynos_mic_unbind,
|
2015-06-12 12:59:02 +00:00
|
|
|
};
|
|
|
|
|
2017-01-13 08:30:00 +00:00
|
|
|
#ifdef CONFIG_PM
|
|
|
|
static int exynos_mic_suspend(struct device *dev)
|
|
|
|
{
|
|
|
|
struct exynos_mic *mic = dev_get_drvdata(dev);
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = NUM_CLKS - 1; i > -1; i--)
|
|
|
|
clk_disable_unprepare(mic->clks[i]);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int exynos_mic_resume(struct device *dev)
|
|
|
|
{
|
|
|
|
struct exynos_mic *mic = dev_get_drvdata(dev);
|
|
|
|
int ret, i;
|
|
|
|
|
|
|
|
for (i = 0; i < NUM_CLKS; i++) {
|
|
|
|
ret = clk_prepare_enable(mic->clks[i]);
|
|
|
|
if (ret < 0) {
|
2019-04-15 05:24:36 +00:00
|
|
|
DRM_DEV_ERROR(dev, "Failed to enable clock (%s)\n",
|
|
|
|
clk_names[i]);
|
2017-01-13 08:30:00 +00:00
|
|
|
while (--i > -1)
|
|
|
|
clk_disable_unprepare(mic->clks[i]);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
static const struct dev_pm_ops exynos_mic_pm_ops = {
|
|
|
|
SET_RUNTIME_PM_OPS(exynos_mic_suspend, exynos_mic_resume, NULL)
|
2018-06-11 12:25:00 +00:00
|
|
|
SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
|
|
|
|
pm_runtime_force_resume)
|
2017-01-13 08:30:00 +00:00
|
|
|
};
|
|
|
|
|
2016-02-03 12:42:50 +00:00
|
|
|
static int exynos_mic_probe(struct platform_device *pdev)
|
2015-06-12 12:59:02 +00:00
|
|
|
{
|
|
|
|
struct device *dev = &pdev->dev;
|
|
|
|
struct exynos_mic *mic;
|
|
|
|
struct resource res;
|
|
|
|
int ret, i;
|
|
|
|
|
|
|
|
mic = devm_kzalloc(dev, sizeof(*mic), GFP_KERNEL);
|
|
|
|
if (!mic) {
|
2019-04-15 05:24:36 +00:00
|
|
|
DRM_DEV_ERROR(dev,
|
|
|
|
"mic: Failed to allocate memory for MIC object\n");
|
2015-06-12 12:59:02 +00:00
|
|
|
ret = -ENOMEM;
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
|
|
|
mic->dev = dev;
|
|
|
|
|
|
|
|
ret = of_address_to_resource(dev->of_node, 0, &res);
|
|
|
|
if (ret) {
|
2019-04-15 05:24:36 +00:00
|
|
|
DRM_DEV_ERROR(dev, "mic: Failed to get mem region for MIC\n");
|
2015-06-12 12:59:02 +00:00
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
mic->reg = devm_ioremap(dev, res.start, resource_size(&res));
|
|
|
|
if (!mic->reg) {
|
2019-04-15 05:24:36 +00:00
|
|
|
DRM_DEV_ERROR(dev, "mic: Failed to remap for MIC\n");
|
2015-06-12 12:59:02 +00:00
|
|
|
ret = -ENOMEM;
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
|
|
|
mic->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
|
|
|
|
"samsung,disp-syscon");
|
|
|
|
if (IS_ERR(mic->sysreg)) {
|
2019-04-15 05:24:36 +00:00
|
|
|
DRM_DEV_ERROR(dev, "mic: Failed to get system register.\n");
|
2016-03-17 10:32:15 +00:00
|
|
|
ret = PTR_ERR(mic->sysreg);
|
2015-06-12 12:59:02 +00:00
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < NUM_CLKS; i++) {
|
2016-02-03 12:42:48 +00:00
|
|
|
mic->clks[i] = devm_clk_get(dev, clk_names[i]);
|
2015-06-12 12:59:02 +00:00
|
|
|
if (IS_ERR(mic->clks[i])) {
|
2019-04-15 05:24:36 +00:00
|
|
|
DRM_DEV_ERROR(dev, "mic: Failed to get clock (%s)\n",
|
|
|
|
clk_names[i]);
|
2015-06-12 12:59:02 +00:00
|
|
|
ret = PTR_ERR(mic->clks[i]);
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-02-03 12:42:49 +00:00
|
|
|
platform_set_drvdata(pdev, mic);
|
|
|
|
|
2017-07-03 07:08:23 +00:00
|
|
|
mic->bridge.funcs = &mic_bridge_funcs;
|
|
|
|
mic->bridge.of_node = dev->of_node;
|
|
|
|
|
2017-07-03 08:42:28 +00:00
|
|
|
drm_bridge_add(&mic->bridge);
|
2017-07-03 07:08:23 +00:00
|
|
|
|
2017-01-13 08:30:00 +00:00
|
|
|
pm_runtime_enable(dev);
|
|
|
|
|
|
|
|
ret = component_add(dev, &exynos_mic_component_ops);
|
|
|
|
if (ret)
|
|
|
|
goto err_pm;
|
|
|
|
|
2019-04-15 07:25:12 +00:00
|
|
|
DRM_DEV_DEBUG_KMS(dev, "MIC has been probed\n");
|
2015-06-12 12:59:02 +00:00
|
|
|
|
2017-01-13 08:30:00 +00:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
err_pm:
|
|
|
|
pm_runtime_disable(dev);
|
2015-06-12 12:59:02 +00:00
|
|
|
err:
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int exynos_mic_remove(struct platform_device *pdev)
|
|
|
|
{
|
2017-07-03 07:08:23 +00:00
|
|
|
struct exynos_mic *mic = platform_get_drvdata(pdev);
|
|
|
|
|
2016-02-03 12:42:49 +00:00
|
|
|
component_del(&pdev->dev, &exynos_mic_component_ops);
|
2017-01-13 08:30:00 +00:00
|
|
|
pm_runtime_disable(&pdev->dev);
|
2017-07-03 07:08:23 +00:00
|
|
|
|
|
|
|
drm_bridge_remove(&mic->bridge);
|
|
|
|
|
2015-06-12 12:59:02 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct of_device_id exynos_mic_of_match[] = {
|
|
|
|
{ .compatible = "samsung,exynos5433-mic" },
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(of, exynos_mic_of_match);
|
|
|
|
|
|
|
|
struct platform_driver mic_driver = {
|
|
|
|
.probe = exynos_mic_probe,
|
|
|
|
.remove = exynos_mic_remove,
|
|
|
|
.driver = {
|
|
|
|
.name = "exynos-mic",
|
2017-01-13 08:30:00 +00:00
|
|
|
.pm = &exynos_mic_pm_ops,
|
2015-06-12 12:59:02 +00:00
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.of_match_table = exynos_mic_of_match,
|
|
|
|
},
|
|
|
|
};
|