2005-04-16 22:20:36 +00:00
|
|
|
/***************************************************************************/
|
|
|
|
|
|
|
|
/*
|
2014-08-19 01:55:24 +00:00
|
|
|
* m5272.c -- platform support for ColdFire 5272 based boards
|
2005-04-16 22:20:36 +00:00
|
|
|
*
|
|
|
|
* Copyright (C) 1999-2002, Greg Ungerer (gerg@snapgear.com)
|
|
|
|
* Copyright (C) 2001-2002, SnapGear Inc. (www.snapgear.com)
|
|
|
|
*/
|
|
|
|
|
|
|
|
/***************************************************************************/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/param.h>
|
|
|
|
#include <linux/init.h>
|
2008-02-01 07:34:32 +00:00
|
|
|
#include <linux/io.h>
|
2010-10-12 02:24:49 +00:00
|
|
|
#include <linux/phy.h>
|
|
|
|
#include <linux/phy_fixed.h>
|
2005-04-16 22:20:36 +00:00
|
|
|
#include <asm/machdep.h>
|
|
|
|
#include <asm/coldfire.h>
|
|
|
|
#include <asm/mcfsim.h>
|
2008-02-01 07:34:32 +00:00
|
|
|
#include <asm/mcfuart.h>
|
2012-07-13 06:01:59 +00:00
|
|
|
#include <asm/mcfclk.h>
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/***************************************************************************/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Some platforms need software versions of the GPIO data registers.
|
|
|
|
*/
|
|
|
|
unsigned short ppdata;
|
|
|
|
unsigned char ledbank = 0xff;
|
|
|
|
|
|
|
|
/***************************************************************************/
|
|
|
|
|
2012-07-13 06:01:59 +00:00
|
|
|
DEFINE_CLK(pll, "pll.0", MCF_CLK);
|
|
|
|
DEFINE_CLK(sys, "sys.0", MCF_BUSCLK);
|
|
|
|
DEFINE_CLK(mcftmr0, "mcftmr.0", MCF_BUSCLK);
|
|
|
|
DEFINE_CLK(mcftmr1, "mcftmr.1", MCF_BUSCLK);
|
|
|
|
DEFINE_CLK(mcftmr2, "mcftmr.2", MCF_BUSCLK);
|
|
|
|
DEFINE_CLK(mcftmr3, "mcftmr.3", MCF_BUSCLK);
|
|
|
|
DEFINE_CLK(mcfuart0, "mcfuart.0", MCF_BUSCLK);
|
|
|
|
DEFINE_CLK(mcfuart1, "mcfuart.1", MCF_BUSCLK);
|
2014-05-14 17:06:29 +00:00
|
|
|
DEFINE_CLK(mcfqspi0, "mcfqspi.0", MCF_BUSCLK);
|
2012-07-13 06:01:59 +00:00
|
|
|
DEFINE_CLK(fec0, "fec.0", MCF_BUSCLK);
|
|
|
|
|
|
|
|
struct clk *mcf_clks[] = {
|
|
|
|
&clk_pll,
|
|
|
|
&clk_sys,
|
|
|
|
&clk_mcftmr0,
|
|
|
|
&clk_mcftmr1,
|
|
|
|
&clk_mcftmr2,
|
|
|
|
&clk_mcftmr3,
|
|
|
|
&clk_mcfuart0,
|
|
|
|
&clk_mcfuart1,
|
2014-05-14 17:06:29 +00:00
|
|
|
&clk_mcfqspi0,
|
2012-07-13 06:01:59 +00:00
|
|
|
&clk_fec0,
|
|
|
|
NULL
|
|
|
|
};
|
|
|
|
|
|
|
|
/***************************************************************************/
|
|
|
|
|
2011-12-23 14:56:52 +00:00
|
|
|
static void __init m5272_uarts_init(void)
|
2008-02-01 07:34:32 +00:00
|
|
|
{
|
|
|
|
u32 v;
|
|
|
|
|
2011-12-23 14:56:52 +00:00
|
|
|
/* Enable the output lines for the serial ports */
|
2012-09-14 06:36:08 +00:00
|
|
|
v = readl(MCFSIM_PBCNT);
|
2011-12-23 14:56:52 +00:00
|
|
|
v = (v & ~0x000000ff) | 0x00000055;
|
2012-09-14 06:36:08 +00:00
|
|
|
writel(v, MCFSIM_PBCNT);
|
2008-02-01 07:34:32 +00:00
|
|
|
|
2012-09-14 06:36:08 +00:00
|
|
|
v = readl(MCFSIM_PDCNT);
|
2011-12-23 14:56:52 +00:00
|
|
|
v = (v & ~0x000003fc) | 0x000002a8;
|
2012-09-14 06:36:08 +00:00
|
|
|
writel(v, MCFSIM_PDCNT);
|
2008-02-01 07:34:32 +00:00
|
|
|
}
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/***************************************************************************/
|
|
|
|
|
2009-04-30 13:32:52 +00:00
|
|
|
static void m5272_cpu_reset(void)
|
|
|
|
{
|
|
|
|
local_irq_disable();
|
|
|
|
/* Set watchdog to reset, and enabled */
|
2012-07-15 12:01:08 +00:00
|
|
|
__raw_writew(0, MCFSIM_WIRR);
|
|
|
|
__raw_writew(1, MCFSIM_WRRR);
|
|
|
|
__raw_writew(0, MCFSIM_WCR);
|
2009-04-30 13:32:52 +00:00
|
|
|
for (;;)
|
|
|
|
/* wait for watchdog to timeout */;
|
|
|
|
}
|
|
|
|
|
|
|
|
/***************************************************************************/
|
|
|
|
|
2008-02-01 07:34:32 +00:00
|
|
|
void __init config_BSP(char *commandp, int size)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2005-09-08 23:32:14 +00:00
|
|
|
#if defined (CONFIG_MOD5272)
|
2005-04-16 22:20:36 +00:00
|
|
|
/* Set base of device vectors to be 64 */
|
2012-09-14 06:25:12 +00:00
|
|
|
writeb(0x40, MCFSIM_PIVR);
|
2005-04-16 22:20:36 +00:00
|
|
|
#endif
|
|
|
|
|
2007-07-25 12:07:20 +00:00
|
|
|
#if defined(CONFIG_NETtel) || defined(CONFIG_SCALES)
|
2005-04-16 22:20:36 +00:00
|
|
|
/* Copy command line from FLASH to local buffer... */
|
|
|
|
memcpy(commandp, (char *) 0xf0004000, size);
|
|
|
|
commandp[size-1] = 0;
|
|
|
|
#elif defined(CONFIG_CANCam)
|
|
|
|
/* Copy command line from FLASH to local buffer... */
|
|
|
|
memcpy(commandp, (char *) 0xf0010000, size);
|
|
|
|
commandp[size-1] = 0;
|
|
|
|
#endif
|
|
|
|
|
2009-04-30 13:32:52 +00:00
|
|
|
mach_reset = m5272_cpu_reset;
|
2012-01-23 05:34:58 +00:00
|
|
|
mach_sched_init = hw_timer_init;
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/***************************************************************************/
|
2008-02-01 07:34:32 +00:00
|
|
|
|
2010-10-12 02:24:49 +00:00
|
|
|
/*
|
|
|
|
* Some 5272 based boards have the FEC ethernet diectly connected to
|
|
|
|
* an ethernet switch. In this case we need to use the fixed phy type,
|
|
|
|
* and we need to declare it early in boot.
|
|
|
|
*/
|
|
|
|
static struct fixed_phy_status nettel_fixed_phy_status __initdata = {
|
|
|
|
.link = 1,
|
|
|
|
.speed = 100,
|
|
|
|
.duplex = 0,
|
|
|
|
};
|
|
|
|
|
|
|
|
/***************************************************************************/
|
|
|
|
|
2008-02-01 07:34:32 +00:00
|
|
|
static int __init init_BSP(void)
|
|
|
|
{
|
|
|
|
m5272_uarts_init();
|
2010-10-12 02:24:49 +00:00
|
|
|
fixed_phy_add(PHY_POLL, 0, &nettel_fixed_phy_status);
|
2008-02-01 07:34:32 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
arch_initcall(init_BSP);
|
|
|
|
|
|
|
|
/***************************************************************************/
|