2008-06-26 19:27:53 +00:00
|
|
|
/*
|
2010-10-13 09:13:21 +00:00
|
|
|
* Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
|
2008-06-26 19:27:53 +00:00
|
|
|
* Author: Joerg Roedel <joerg.roedel@amd.com>
|
|
|
|
* Leo Duran <leo.duran@amd.com>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License version 2 as published
|
|
|
|
* by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
2011-11-10 18:13:51 +00:00
|
|
|
#include <linux/ratelimit.h>
|
2008-06-26 19:27:53 +00:00
|
|
|
#include <linux/pci.h>
|
2011-04-05 09:00:53 +00:00
|
|
|
#include <linux/pci-ats.h>
|
2009-12-16 00:48:28 +00:00
|
|
|
#include <linux/bitmap.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 08:04:11 +00:00
|
|
|
#include <linux/slab.h>
|
2008-12-12 12:50:21 +00:00
|
|
|
#include <linux/debugfs.h>
|
2008-06-26 19:27:53 +00:00
|
|
|
#include <linux/scatterlist.h>
|
2009-01-05 14:47:25 +00:00
|
|
|
#include <linux/dma-mapping.h>
|
2008-06-26 19:27:53 +00:00
|
|
|
#include <linux/iommu-helper.h>
|
2008-12-02 17:13:27 +00:00
|
|
|
#include <linux/iommu.h>
|
2011-04-06 15:26:49 +00:00
|
|
|
#include <linux/delay.h>
|
2011-06-14 14:44:25 +00:00
|
|
|
#include <linux/amd-iommu.h>
|
2011-11-10 18:13:51 +00:00
|
|
|
#include <linux/notifier.h>
|
|
|
|
#include <linux/export.h>
|
2012-06-21 14:29:10 +00:00
|
|
|
#include <linux/irq.h>
|
|
|
|
#include <linux/msi.h>
|
|
|
|
#include <asm/irq_remapping.h>
|
|
|
|
#include <asm/io_apic.h>
|
|
|
|
#include <asm/apic.h>
|
|
|
|
#include <asm/hw_irq.h>
|
2011-07-06 15:14:44 +00:00
|
|
|
#include <asm/msidef.h>
|
2008-06-26 19:27:53 +00:00
|
|
|
#include <asm/proto.h>
|
2008-07-11 01:23:42 +00:00
|
|
|
#include <asm/iommu.h>
|
2008-11-27 17:39:15 +00:00
|
|
|
#include <asm/gart.h>
|
2011-05-30 13:56:24 +00:00
|
|
|
#include <asm/dma.h>
|
2011-06-14 14:44:25 +00:00
|
|
|
|
|
|
|
#include "amd_iommu_proto.h"
|
|
|
|
#include "amd_iommu_types.h"
|
2012-06-26 14:46:04 +00:00
|
|
|
#include "irq_remapping.h"
|
2008-06-26 19:27:53 +00:00
|
|
|
|
|
|
|
#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
|
|
|
|
|
2011-04-06 15:26:49 +00:00
|
|
|
#define LOOP_TIMEOUT 100000
|
2008-07-11 15:14:27 +00:00
|
|
|
|
2011-11-10 09:32:29 +00:00
|
|
|
/*
|
|
|
|
* This bitmap is used to advertise the page sizes our hardware support
|
|
|
|
* to the IOMMU core, which will then use this information to split
|
|
|
|
* physically contiguous memory regions it is mapping into page sizes
|
|
|
|
* that we support.
|
|
|
|
*
|
2012-12-02 14:35:37 +00:00
|
|
|
* 512GB Pages are not supported due to a hardware bug
|
2011-11-10 09:32:29 +00:00
|
|
|
*/
|
2012-12-02 14:35:37 +00:00
|
|
|
#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
|
2011-11-10 09:32:29 +00:00
|
|
|
|
2008-06-26 19:27:53 +00:00
|
|
|
static DEFINE_RWLOCK(amd_iommu_devtable_lock);
|
|
|
|
|
2008-09-11 08:24:48 +00:00
|
|
|
/* A list of preallocated protection domains */
|
|
|
|
static LIST_HEAD(iommu_pd_list);
|
|
|
|
static DEFINE_SPINLOCK(iommu_pd_list_lock);
|
|
|
|
|
2011-06-09 10:24:45 +00:00
|
|
|
/* List of all available dev_data structures */
|
|
|
|
static LIST_HEAD(dev_data_list);
|
|
|
|
static DEFINE_SPINLOCK(dev_data_list_lock);
|
|
|
|
|
2012-06-14 13:52:58 +00:00
|
|
|
LIST_HEAD(ioapic_map);
|
|
|
|
LIST_HEAD(hpet_map);
|
|
|
|
|
2009-08-26 13:26:30 +00:00
|
|
|
/*
|
|
|
|
* Domain for untranslated devices - only allocated
|
|
|
|
* if iommu=pt passed on kernel cmd line.
|
|
|
|
*/
|
|
|
|
static struct protection_domain *pt_domain;
|
|
|
|
|
2014-06-27 07:03:12 +00:00
|
|
|
static const struct iommu_ops amd_iommu_ops;
|
2008-12-03 16:00:17 +00:00
|
|
|
|
2011-11-10 18:13:51 +00:00
|
|
|
static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
|
2011-11-17 16:24:28 +00:00
|
|
|
int amd_iommu_max_glx_val = -1;
|
2011-11-10 18:13:51 +00:00
|
|
|
|
2012-06-21 12:52:40 +00:00
|
|
|
static struct dma_map_ops amd_iommu_dma_ops;
|
|
|
|
|
2014-08-05 14:38:38 +00:00
|
|
|
/*
|
|
|
|
* This struct contains device specific data for the IOMMU
|
|
|
|
*/
|
|
|
|
struct iommu_dev_data {
|
|
|
|
struct list_head list; /* For domain->dev_list */
|
|
|
|
struct list_head dev_data_list; /* For global dev_data_list */
|
2014-08-05 14:48:10 +00:00
|
|
|
struct list_head alias_list; /* Link alias-groups together */
|
2014-08-05 14:38:38 +00:00
|
|
|
struct iommu_dev_data *alias_data;/* The alias dev_data */
|
|
|
|
struct protection_domain *domain; /* Domain the device is bound to */
|
|
|
|
u16 devid; /* PCI Device ID */
|
|
|
|
bool iommu_v2; /* Device can make use of IOMMUv2 */
|
|
|
|
bool passthrough; /* Default for device is pt_domain */
|
|
|
|
struct {
|
|
|
|
bool enabled;
|
|
|
|
int qdep;
|
|
|
|
} ats; /* ATS state */
|
|
|
|
bool pri_tlp; /* PASID TLB required for
|
|
|
|
PPR completions */
|
|
|
|
u32 errata; /* Bitmap for errata to apply */
|
|
|
|
};
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* general struct to manage commands send to an IOMMU
|
|
|
|
*/
|
2008-07-11 15:14:28 +00:00
|
|
|
struct iommu_cmd {
|
2008-06-26 19:27:53 +00:00
|
|
|
u32 data[4];
|
|
|
|
};
|
|
|
|
|
2012-06-15 14:53:51 +00:00
|
|
|
struct kmem_cache *amd_iommu_irq_cache;
|
|
|
|
|
2009-09-02 14:00:23 +00:00
|
|
|
static void update_domain(struct protection_domain *domain);
|
2011-12-01 14:49:45 +00:00
|
|
|
static int __init alloc_passthrough_domain(void);
|
2009-05-21 07:56:58 +00:00
|
|
|
|
2009-11-24 14:39:42 +00:00
|
|
|
/****************************************************************************
|
|
|
|
*
|
|
|
|
* Helper functions
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
2011-06-09 10:55:35 +00:00
|
|
|
static struct iommu_dev_data *alloc_dev_data(u16 devid)
|
2011-06-09 10:24:45 +00:00
|
|
|
{
|
|
|
|
struct iommu_dev_data *dev_data;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
|
|
|
|
if (!dev_data)
|
|
|
|
return NULL;
|
|
|
|
|
2014-08-05 14:48:10 +00:00
|
|
|
INIT_LIST_HEAD(&dev_data->alias_list);
|
|
|
|
|
2011-06-09 10:55:35 +00:00
|
|
|
dev_data->devid = devid;
|
2011-06-09 10:24:45 +00:00
|
|
|
|
|
|
|
spin_lock_irqsave(&dev_data_list_lock, flags);
|
|
|
|
list_add_tail(&dev_data->dev_data_list, &dev_data_list);
|
|
|
|
spin_unlock_irqrestore(&dev_data_list_lock, flags);
|
|
|
|
|
|
|
|
return dev_data;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void free_dev_data(struct iommu_dev_data *dev_data)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&dev_data_list_lock, flags);
|
|
|
|
list_del(&dev_data->dev_data_list);
|
|
|
|
spin_unlock_irqrestore(&dev_data_list_lock, flags);
|
|
|
|
|
|
|
|
kfree(dev_data);
|
|
|
|
}
|
|
|
|
|
2011-06-09 16:53:25 +00:00
|
|
|
static struct iommu_dev_data *search_dev_data(u16 devid)
|
|
|
|
{
|
|
|
|
struct iommu_dev_data *dev_data;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&dev_data_list_lock, flags);
|
|
|
|
list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
|
|
|
|
if (dev_data->devid == devid)
|
|
|
|
goto out_unlock;
|
|
|
|
}
|
|
|
|
|
|
|
|
dev_data = NULL;
|
|
|
|
|
|
|
|
out_unlock:
|
|
|
|
spin_unlock_irqrestore(&dev_data_list_lock, flags);
|
|
|
|
|
|
|
|
return dev_data;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct iommu_dev_data *find_dev_data(u16 devid)
|
|
|
|
{
|
|
|
|
struct iommu_dev_data *dev_data;
|
|
|
|
|
|
|
|
dev_data = search_dev_data(devid);
|
|
|
|
|
|
|
|
if (dev_data == NULL)
|
|
|
|
dev_data = alloc_dev_data(devid);
|
|
|
|
|
|
|
|
return dev_data;
|
|
|
|
}
|
|
|
|
|
2009-11-24 14:39:42 +00:00
|
|
|
static inline u16 get_device_id(struct device *dev)
|
|
|
|
{
|
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
|
2013-02-28 00:07:30 +00:00
|
|
|
return PCI_DEVID(pdev->bus->number, pdev->devfn);
|
2009-11-24 14:39:42 +00:00
|
|
|
}
|
|
|
|
|
2009-11-23 14:26:46 +00:00
|
|
|
static struct iommu_dev_data *get_dev_data(struct device *dev)
|
|
|
|
{
|
|
|
|
return dev->archdata.iommu;
|
|
|
|
}
|
|
|
|
|
2011-12-01 14:49:45 +00:00
|
|
|
static bool pci_iommuv2_capable(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
static const int caps[] = {
|
|
|
|
PCI_EXT_CAP_ID_ATS,
|
2011-12-07 13:34:02 +00:00
|
|
|
PCI_EXT_CAP_ID_PRI,
|
|
|
|
PCI_EXT_CAP_ID_PASID,
|
2011-12-01 14:49:45 +00:00
|
|
|
};
|
|
|
|
int i, pos;
|
|
|
|
|
|
|
|
for (i = 0; i < 3; ++i) {
|
|
|
|
pos = pci_find_ext_capability(pdev, caps[i]);
|
|
|
|
if (pos == 0)
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2011-12-01 11:04:58 +00:00
|
|
|
static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
|
|
|
|
{
|
|
|
|
struct iommu_dev_data *dev_data;
|
|
|
|
|
|
|
|
dev_data = get_dev_data(&pdev->dev);
|
|
|
|
|
|
|
|
return dev_data->errata & (1 << erratum) ? true : false;
|
|
|
|
}
|
|
|
|
|
2009-11-24 15:43:06 +00:00
|
|
|
/*
|
|
|
|
* In this function the list of preallocated protection domains is traversed to
|
|
|
|
* find the domain for a specific device
|
|
|
|
*/
|
|
|
|
static struct dma_ops_domain *find_protection_domain(u16 devid)
|
|
|
|
{
|
|
|
|
struct dma_ops_domain *entry, *ret = NULL;
|
|
|
|
unsigned long flags;
|
|
|
|
u16 alias = amd_iommu_alias_table[devid];
|
|
|
|
|
|
|
|
if (list_empty(&iommu_pd_list))
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&iommu_pd_list_lock, flags);
|
|
|
|
|
|
|
|
list_for_each_entry(entry, &iommu_pd_list, list) {
|
|
|
|
if (entry->target_dev == devid ||
|
|
|
|
entry->target_dev == alias) {
|
|
|
|
ret = entry;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2009-11-24 16:19:23 +00:00
|
|
|
/*
|
|
|
|
* This function checks if the driver got a valid device from the caller to
|
|
|
|
* avoid dereferencing invalid pointers.
|
|
|
|
*/
|
|
|
|
static bool check_device(struct device *dev)
|
|
|
|
{
|
|
|
|
u16 devid;
|
|
|
|
|
|
|
|
if (!dev || !dev->dma_mask)
|
|
|
|
return false;
|
|
|
|
|
2013-12-05 11:42:41 +00:00
|
|
|
/* No PCI device */
|
|
|
|
if (!dev_is_pci(dev))
|
2009-11-24 16:19:23 +00:00
|
|
|
return false;
|
|
|
|
|
|
|
|
devid = get_device_id(dev);
|
|
|
|
|
|
|
|
/* Out of our scope? */
|
|
|
|
if (devid > amd_iommu_last_bdf)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
if (amd_iommu_rlookup_table[devid] == NULL)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2014-09-19 16:03:13 +00:00
|
|
|
static void init_iommu_group(struct device *dev)
|
2012-10-09 04:49:41 +00:00
|
|
|
{
|
|
|
|
struct iommu_group *group;
|
|
|
|
|
2014-07-03 15:51:30 +00:00
|
|
|
group = iommu_group_get_for_dev(dev);
|
2014-09-19 16:03:13 +00:00
|
|
|
if (!IS_ERR(group))
|
|
|
|
iommu_group_put(group);
|
2012-10-09 04:49:35 +00:00
|
|
|
}
|
|
|
|
|
2014-07-03 15:51:24 +00:00
|
|
|
static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
|
|
|
|
{
|
|
|
|
*(u16 *)data = alias;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static u16 get_alias(struct device *dev)
|
|
|
|
{
|
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
u16 devid, ivrs_alias, pci_alias;
|
|
|
|
|
|
|
|
devid = get_device_id(dev);
|
|
|
|
ivrs_alias = amd_iommu_alias_table[devid];
|
|
|
|
pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
|
|
|
|
|
|
|
|
if (ivrs_alias == pci_alias)
|
|
|
|
return ivrs_alias;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* DMA alias showdown
|
|
|
|
*
|
|
|
|
* The IVRS is fairly reliable in telling us about aliases, but it
|
|
|
|
* can't know about every screwy device. If we don't have an IVRS
|
|
|
|
* reported alias, use the PCI reported alias. In that case we may
|
|
|
|
* still need to initialize the rlookup and dev_table entries if the
|
|
|
|
* alias is to a non-existent device.
|
|
|
|
*/
|
|
|
|
if (ivrs_alias == devid) {
|
|
|
|
if (!amd_iommu_rlookup_table[pci_alias]) {
|
|
|
|
amd_iommu_rlookup_table[pci_alias] =
|
|
|
|
amd_iommu_rlookup_table[devid];
|
|
|
|
memcpy(amd_iommu_dev_table[pci_alias].data,
|
|
|
|
amd_iommu_dev_table[devid].data,
|
|
|
|
sizeof(amd_iommu_dev_table[pci_alias].data));
|
|
|
|
}
|
|
|
|
|
|
|
|
return pci_alias;
|
|
|
|
}
|
|
|
|
|
|
|
|
pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
|
|
|
|
"for device %s[%04x:%04x], kernel reported alias "
|
|
|
|
"%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
|
|
|
|
PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
|
|
|
|
PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
|
|
|
|
PCI_FUNC(pci_alias));
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If we don't have a PCI DMA alias and the IVRS alias is on the same
|
|
|
|
* bus, then the IVRS table may know about a quirk that we don't.
|
|
|
|
*/
|
|
|
|
if (pci_alias == devid &&
|
|
|
|
PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
|
|
|
|
pdev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
|
|
|
|
pdev->dma_alias_devfn = ivrs_alias & 0xff;
|
|
|
|
pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
|
|
|
|
PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
|
|
|
|
dev_name(dev));
|
|
|
|
}
|
|
|
|
|
|
|
|
return ivrs_alias;
|
|
|
|
}
|
|
|
|
|
2012-10-09 04:49:35 +00:00
|
|
|
static int iommu_init_device(struct device *dev)
|
|
|
|
{
|
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
|
|
|
struct iommu_dev_data *dev_data;
|
|
|
|
u16 alias;
|
|
|
|
|
|
|
|
if (dev->archdata.iommu)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
dev_data = find_dev_data(get_device_id(dev));
|
|
|
|
if (!dev_data)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2014-07-03 15:51:24 +00:00
|
|
|
alias = get_alias(dev);
|
|
|
|
|
2012-10-09 04:49:35 +00:00
|
|
|
if (alias != dev_data->devid) {
|
|
|
|
struct iommu_dev_data *alias_data;
|
|
|
|
|
|
|
|
alias_data = find_dev_data(alias);
|
|
|
|
if (alias_data == NULL) {
|
|
|
|
pr_err("AMD-Vi: Warning: Unhandled device %s\n",
|
|
|
|
dev_name(dev));
|
|
|
|
free_dev_data(dev_data);
|
|
|
|
return -ENOTSUPP;
|
|
|
|
}
|
|
|
|
dev_data->alias_data = alias_data;
|
|
|
|
|
2014-08-05 14:48:10 +00:00
|
|
|
/* Add device to the alias_list */
|
|
|
|
list_add(&dev_data->alias_list, &alias_data->alias_list);
|
2013-05-02 15:24:25 +00:00
|
|
|
}
|
2012-05-30 20:19:07 +00:00
|
|
|
|
2011-12-01 14:49:45 +00:00
|
|
|
if (pci_iommuv2_capable(pdev)) {
|
|
|
|
struct amd_iommu *iommu;
|
|
|
|
|
|
|
|
iommu = amd_iommu_rlookup_table[dev_data->devid];
|
|
|
|
dev_data->iommu_v2 = iommu->is_iommu_v2;
|
|
|
|
}
|
|
|
|
|
2009-11-23 14:26:46 +00:00
|
|
|
dev->archdata.iommu = dev_data;
|
|
|
|
|
2014-06-12 22:12:37 +00:00
|
|
|
iommu_device_link(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
|
|
|
|
dev);
|
|
|
|
|
2009-11-23 14:26:46 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-06-06 14:50:14 +00:00
|
|
|
static void iommu_ignore_device(struct device *dev)
|
|
|
|
{
|
|
|
|
u16 devid, alias;
|
|
|
|
|
|
|
|
devid = get_device_id(dev);
|
|
|
|
alias = amd_iommu_alias_table[devid];
|
|
|
|
|
|
|
|
memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
|
|
|
|
memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
|
|
|
|
|
|
|
|
amd_iommu_rlookup_table[devid] = NULL;
|
|
|
|
amd_iommu_rlookup_table[alias] = NULL;
|
|
|
|
}
|
|
|
|
|
2009-11-23 14:26:46 +00:00
|
|
|
static void iommu_uninit_device(struct device *dev)
|
|
|
|
{
|
2014-07-03 15:51:24 +00:00
|
|
|
struct iommu_dev_data *dev_data = search_dev_data(get_device_id(dev));
|
|
|
|
|
|
|
|
if (!dev_data)
|
|
|
|
return;
|
|
|
|
|
2014-06-12 22:12:37 +00:00
|
|
|
iommu_device_unlink(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
|
|
|
|
dev);
|
|
|
|
|
2012-05-30 20:19:07 +00:00
|
|
|
iommu_group_remove_device(dev);
|
|
|
|
|
2014-07-03 15:51:24 +00:00
|
|
|
/* Unlink from alias, it may change if another device is re-plugged */
|
|
|
|
dev_data->alias_data = NULL;
|
|
|
|
|
2011-06-09 10:24:45 +00:00
|
|
|
/*
|
2014-07-03 15:51:24 +00:00
|
|
|
* We keep dev_data around for unplugged devices and reuse it when the
|
|
|
|
* device is re-plugged - not doing so would introduce a ton of races.
|
2011-06-09 10:24:45 +00:00
|
|
|
*/
|
2009-11-23 14:26:46 +00:00
|
|
|
}
|
2009-12-10 10:03:39 +00:00
|
|
|
|
|
|
|
void __init amd_iommu_uninit_devices(void)
|
|
|
|
{
|
2011-06-09 10:24:45 +00:00
|
|
|
struct iommu_dev_data *dev_data, *n;
|
2009-12-10 10:03:39 +00:00
|
|
|
struct pci_dev *pdev = NULL;
|
|
|
|
|
|
|
|
for_each_pci_dev(pdev) {
|
|
|
|
|
|
|
|
if (!check_device(&pdev->dev))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
iommu_uninit_device(&pdev->dev);
|
|
|
|
}
|
2011-06-09 10:24:45 +00:00
|
|
|
|
|
|
|
/* Free all of our dev_data structures */
|
|
|
|
list_for_each_entry_safe(dev_data, n, &dev_data_list, dev_data_list)
|
|
|
|
free_dev_data(dev_data);
|
2009-12-10 10:03:39 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
int __init amd_iommu_init_devices(void)
|
|
|
|
{
|
|
|
|
struct pci_dev *pdev = NULL;
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
for_each_pci_dev(pdev) {
|
|
|
|
|
|
|
|
if (!check_device(&pdev->dev))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
ret = iommu_init_device(&pdev->dev);
|
2011-06-06 14:50:14 +00:00
|
|
|
if (ret == -ENOTSUPP)
|
|
|
|
iommu_ignore_device(&pdev->dev);
|
|
|
|
else if (ret)
|
2009-12-10 10:03:39 +00:00
|
|
|
goto out_free;
|
|
|
|
}
|
|
|
|
|
2014-09-19 16:03:13 +00:00
|
|
|
/*
|
|
|
|
* Initialize IOMMU groups only after iommu_init_device() has
|
|
|
|
* had a chance to populate any IVRS defined aliases.
|
|
|
|
*/
|
|
|
|
for_each_pci_dev(pdev) {
|
|
|
|
if (check_device(&pdev->dev))
|
|
|
|
init_iommu_group(&pdev->dev);
|
|
|
|
}
|
|
|
|
|
2009-12-10 10:03:39 +00:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
out_free:
|
|
|
|
|
|
|
|
amd_iommu_uninit_devices();
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
2008-12-12 12:50:21 +00:00
|
|
|
#ifdef CONFIG_AMD_IOMMU_STATS
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Initialization code for statistics collection
|
|
|
|
*/
|
|
|
|
|
2008-12-12 13:59:58 +00:00
|
|
|
DECLARE_STATS_COUNTER(compl_wait);
|
2008-12-12 14:05:16 +00:00
|
|
|
DECLARE_STATS_COUNTER(cnt_map_single);
|
2008-12-12 14:07:12 +00:00
|
|
|
DECLARE_STATS_COUNTER(cnt_unmap_single);
|
2008-12-12 14:09:48 +00:00
|
|
|
DECLARE_STATS_COUNTER(cnt_map_sg);
|
2008-12-12 14:12:14 +00:00
|
|
|
DECLARE_STATS_COUNTER(cnt_unmap_sg);
|
2008-12-12 14:14:21 +00:00
|
|
|
DECLARE_STATS_COUNTER(cnt_alloc_coherent);
|
2008-12-12 14:16:38 +00:00
|
|
|
DECLARE_STATS_COUNTER(cnt_free_coherent);
|
2008-12-12 14:42:39 +00:00
|
|
|
DECLARE_STATS_COUNTER(cross_page);
|
2008-12-12 14:46:29 +00:00
|
|
|
DECLARE_STATS_COUNTER(domain_flush_single);
|
2008-12-12 14:48:28 +00:00
|
|
|
DECLARE_STATS_COUNTER(domain_flush_all);
|
2008-12-12 14:57:30 +00:00
|
|
|
DECLARE_STATS_COUNTER(alloced_io_mem);
|
2008-12-12 15:13:04 +00:00
|
|
|
DECLARE_STATS_COUNTER(total_map_requests);
|
2011-12-01 15:53:47 +00:00
|
|
|
DECLARE_STATS_COUNTER(complete_ppr);
|
|
|
|
DECLARE_STATS_COUNTER(invalidate_iotlb);
|
|
|
|
DECLARE_STATS_COUNTER(invalidate_iotlb_all);
|
|
|
|
DECLARE_STATS_COUNTER(pri_requests);
|
|
|
|
|
2008-12-12 12:50:21 +00:00
|
|
|
static struct dentry *stats_dir;
|
|
|
|
static struct dentry *de_fflush;
|
|
|
|
|
|
|
|
static void amd_iommu_stats_add(struct __iommu_counter *cnt)
|
|
|
|
{
|
|
|
|
if (stats_dir == NULL)
|
|
|
|
return;
|
|
|
|
|
|
|
|
cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
|
|
|
|
&cnt->value);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void amd_iommu_stats_init(void)
|
|
|
|
{
|
|
|
|
stats_dir = debugfs_create_dir("amd-iommu", NULL);
|
|
|
|
if (stats_dir == NULL)
|
|
|
|
return;
|
|
|
|
|
|
|
|
de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
|
2012-06-27 09:09:18 +00:00
|
|
|
&amd_iommu_unmap_flush);
|
2008-12-12 13:59:58 +00:00
|
|
|
|
|
|
|
amd_iommu_stats_add(&compl_wait);
|
2008-12-12 14:05:16 +00:00
|
|
|
amd_iommu_stats_add(&cnt_map_single);
|
2008-12-12 14:07:12 +00:00
|
|
|
amd_iommu_stats_add(&cnt_unmap_single);
|
2008-12-12 14:09:48 +00:00
|
|
|
amd_iommu_stats_add(&cnt_map_sg);
|
2008-12-12 14:12:14 +00:00
|
|
|
amd_iommu_stats_add(&cnt_unmap_sg);
|
2008-12-12 14:14:21 +00:00
|
|
|
amd_iommu_stats_add(&cnt_alloc_coherent);
|
2008-12-12 14:16:38 +00:00
|
|
|
amd_iommu_stats_add(&cnt_free_coherent);
|
2008-12-12 14:42:39 +00:00
|
|
|
amd_iommu_stats_add(&cross_page);
|
2008-12-12 14:46:29 +00:00
|
|
|
amd_iommu_stats_add(&domain_flush_single);
|
2008-12-12 14:48:28 +00:00
|
|
|
amd_iommu_stats_add(&domain_flush_all);
|
2008-12-12 14:57:30 +00:00
|
|
|
amd_iommu_stats_add(&alloced_io_mem);
|
2008-12-12 15:13:04 +00:00
|
|
|
amd_iommu_stats_add(&total_map_requests);
|
2011-12-01 15:53:47 +00:00
|
|
|
amd_iommu_stats_add(&complete_ppr);
|
|
|
|
amd_iommu_stats_add(&invalidate_iotlb);
|
|
|
|
amd_iommu_stats_add(&invalidate_iotlb_all);
|
|
|
|
amd_iommu_stats_add(&pri_requests);
|
2008-12-12 12:50:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
2008-09-11 14:51:41 +00:00
|
|
|
/****************************************************************************
|
|
|
|
*
|
|
|
|
* Interrupt handling functions
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
2009-09-03 12:02:10 +00:00
|
|
|
static void dump_dte_entry(u16 devid)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
2011-11-09 11:06:03 +00:00
|
|
|
for (i = 0; i < 4; ++i)
|
|
|
|
pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
|
2009-09-03 12:02:10 +00:00
|
|
|
amd_iommu_dev_table[devid].data[i]);
|
|
|
|
}
|
|
|
|
|
2009-09-03 12:25:02 +00:00
|
|
|
static void dump_command(unsigned long phys_addr)
|
|
|
|
{
|
|
|
|
struct iommu_cmd *cmd = phys_to_virt(phys_addr);
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < 4; ++i)
|
|
|
|
pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
|
|
|
|
}
|
|
|
|
|
2009-09-03 13:01:43 +00:00
|
|
|
static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
|
2008-09-09 14:41:05 +00:00
|
|
|
{
|
2012-04-12 12:12:00 +00:00
|
|
|
int type, devid, domid, flags;
|
|
|
|
volatile u32 *event = __evt;
|
|
|
|
int count = 0;
|
|
|
|
u64 address;
|
|
|
|
|
|
|
|
retry:
|
|
|
|
type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
|
|
|
|
devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
|
|
|
|
domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
|
|
|
|
flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
|
|
|
|
address = (u64)(((u64)event[3]) << 32) | event[2];
|
|
|
|
|
|
|
|
if (type == 0) {
|
|
|
|
/* Did we hit the erratum? */
|
|
|
|
if (++count == LOOP_TIMEOUT) {
|
|
|
|
pr_err("AMD-Vi: No event written to event log\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
udelay(1);
|
|
|
|
goto retry;
|
|
|
|
}
|
2008-09-09 14:41:05 +00:00
|
|
|
|
2009-09-01 14:43:58 +00:00
|
|
|
printk(KERN_ERR "AMD-Vi: Event logged [");
|
2008-09-09 14:41:05 +00:00
|
|
|
|
|
|
|
switch (type) {
|
|
|
|
case EVENT_TYPE_ILL_DEV:
|
|
|
|
printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
|
|
|
|
"address=0x%016llx flags=0x%04x]\n",
|
2013-02-28 00:07:19 +00:00
|
|
|
PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
|
2008-09-09 14:41:05 +00:00
|
|
|
address, flags);
|
2009-09-03 12:02:10 +00:00
|
|
|
dump_dte_entry(devid);
|
2008-09-09 14:41:05 +00:00
|
|
|
break;
|
|
|
|
case EVENT_TYPE_IO_FAULT:
|
|
|
|
printk("IO_PAGE_FAULT device=%02x:%02x.%x "
|
|
|
|
"domain=0x%04x address=0x%016llx flags=0x%04x]\n",
|
2013-02-28 00:07:19 +00:00
|
|
|
PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
|
2008-09-09 14:41:05 +00:00
|
|
|
domid, address, flags);
|
|
|
|
break;
|
|
|
|
case EVENT_TYPE_DEV_TAB_ERR:
|
|
|
|
printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
|
|
|
|
"address=0x%016llx flags=0x%04x]\n",
|
2013-02-28 00:07:19 +00:00
|
|
|
PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
|
2008-09-09 14:41:05 +00:00
|
|
|
address, flags);
|
|
|
|
break;
|
|
|
|
case EVENT_TYPE_PAGE_TAB_ERR:
|
|
|
|
printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
|
|
|
|
"domain=0x%04x address=0x%016llx flags=0x%04x]\n",
|
2013-02-28 00:07:19 +00:00
|
|
|
PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
|
2008-09-09 14:41:05 +00:00
|
|
|
domid, address, flags);
|
|
|
|
break;
|
|
|
|
case EVENT_TYPE_ILL_CMD:
|
|
|
|
printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
|
2009-09-03 12:25:02 +00:00
|
|
|
dump_command(address);
|
2008-09-09 14:41:05 +00:00
|
|
|
break;
|
|
|
|
case EVENT_TYPE_CMD_HARD_ERR:
|
|
|
|
printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
|
|
|
|
"flags=0x%04x]\n", address, flags);
|
|
|
|
break;
|
|
|
|
case EVENT_TYPE_IOTLB_INV_TO:
|
|
|
|
printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
|
|
|
|
"address=0x%016llx]\n",
|
2013-02-28 00:07:19 +00:00
|
|
|
PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
|
2008-09-09 14:41:05 +00:00
|
|
|
address);
|
|
|
|
break;
|
|
|
|
case EVENT_TYPE_INV_DEV_REQ:
|
|
|
|
printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
|
|
|
|
"address=0x%016llx flags=0x%04x]\n",
|
2013-02-28 00:07:19 +00:00
|
|
|
PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
|
2008-09-09 14:41:05 +00:00
|
|
|
address, flags);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
|
|
|
|
}
|
2012-04-12 12:12:00 +00:00
|
|
|
|
|
|
|
memset(__evt, 0, 4 * sizeof(u32));
|
2008-09-09 14:41:05 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void iommu_poll_events(struct amd_iommu *iommu)
|
|
|
|
{
|
|
|
|
u32 head, tail;
|
|
|
|
|
|
|
|
head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
|
|
|
|
tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
|
|
|
|
|
|
|
|
while (head != tail) {
|
2009-09-03 13:01:43 +00:00
|
|
|
iommu_print_event(iommu, iommu->evt_buf + head);
|
2008-09-09 14:41:05 +00:00
|
|
|
head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
|
|
|
|
}
|
|
|
|
|
|
|
|
writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
|
|
|
|
}
|
|
|
|
|
2012-06-01 13:20:23 +00:00
|
|
|
static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
|
2011-11-10 18:13:51 +00:00
|
|
|
{
|
|
|
|
struct amd_iommu_fault fault;
|
|
|
|
|
2011-12-01 15:53:47 +00:00
|
|
|
INC_STATS_COUNTER(pri_requests);
|
|
|
|
|
2011-11-10 18:13:51 +00:00
|
|
|
if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
|
|
|
|
pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
fault.address = raw[1];
|
|
|
|
fault.pasid = PPR_PASID(raw[0]);
|
|
|
|
fault.device_id = PPR_DEVID(raw[0]);
|
|
|
|
fault.tag = PPR_TAG(raw[0]);
|
|
|
|
fault.flags = PPR_FLAGS(raw[0]);
|
|
|
|
|
|
|
|
atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void iommu_poll_ppr_log(struct amd_iommu *iommu)
|
|
|
|
{
|
|
|
|
u32 head, tail;
|
|
|
|
|
|
|
|
if (iommu->ppr_log == NULL)
|
|
|
|
return;
|
|
|
|
|
|
|
|
head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
|
|
|
|
tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
|
|
|
|
|
|
|
|
while (head != tail) {
|
2012-06-01 13:20:23 +00:00
|
|
|
volatile u64 *raw;
|
|
|
|
u64 entry[2];
|
|
|
|
int i;
|
|
|
|
|
|
|
|
raw = (u64 *)(iommu->ppr_log + head);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Hardware bug: Interrupt may arrive before the entry is
|
|
|
|
* written to memory. If this happens we need to wait for the
|
|
|
|
* entry to arrive.
|
|
|
|
*/
|
|
|
|
for (i = 0; i < LOOP_TIMEOUT; ++i) {
|
|
|
|
if (PPR_REQ_TYPE(raw[0]) != 0)
|
|
|
|
break;
|
|
|
|
udelay(1);
|
|
|
|
}
|
2011-11-10 18:13:51 +00:00
|
|
|
|
2012-06-01 13:20:23 +00:00
|
|
|
/* Avoid memcpy function-call overhead */
|
|
|
|
entry[0] = raw[0];
|
|
|
|
entry[1] = raw[1];
|
2011-11-10 18:13:51 +00:00
|
|
|
|
2012-06-01 13:20:23 +00:00
|
|
|
/*
|
|
|
|
* To detect the hardware bug we need to clear the entry
|
|
|
|
* back to zero.
|
|
|
|
*/
|
|
|
|
raw[0] = raw[1] = 0UL;
|
|
|
|
|
|
|
|
/* Update head pointer of hardware ring-buffer */
|
2011-11-10 18:13:51 +00:00
|
|
|
head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
|
|
|
|
writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
|
2012-06-01 13:20:23 +00:00
|
|
|
|
|
|
|
/* Handle PPR entry */
|
|
|
|
iommu_handle_ppr_entry(iommu, entry);
|
|
|
|
|
|
|
|
/* Refresh ring-buffer information */
|
|
|
|
head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
|
2011-11-10 18:13:51 +00:00
|
|
|
tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-05-10 08:50:42 +00:00
|
|
|
irqreturn_t amd_iommu_int_thread(int irq, void *data)
|
2008-09-11 14:51:41 +00:00
|
|
|
{
|
2013-04-22 21:32:34 +00:00
|
|
|
struct amd_iommu *iommu = (struct amd_iommu *) data;
|
|
|
|
u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
|
2008-09-09 14:41:05 +00:00
|
|
|
|
2013-04-22 21:32:34 +00:00
|
|
|
while (status & (MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK)) {
|
|
|
|
/* Enable EVT and PPR interrupts again */
|
|
|
|
writel((MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK),
|
|
|
|
iommu->mmio_base + MMIO_STATUS_OFFSET);
|
2008-09-09 14:41:05 +00:00
|
|
|
|
2013-04-22 21:32:34 +00:00
|
|
|
if (status & MMIO_STATUS_EVT_INT_MASK) {
|
|
|
|
pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
|
|
|
|
iommu_poll_events(iommu);
|
|
|
|
}
|
2008-09-09 14:41:05 +00:00
|
|
|
|
2013-04-22 21:32:34 +00:00
|
|
|
if (status & MMIO_STATUS_PPR_INT_MASK) {
|
|
|
|
pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
|
|
|
|
iommu_poll_ppr_log(iommu);
|
|
|
|
}
|
2008-09-09 14:41:05 +00:00
|
|
|
|
2013-04-22 21:32:34 +00:00
|
|
|
/*
|
|
|
|
* Hardware bug: ERBT1312
|
|
|
|
* When re-enabling interrupt (by writing 1
|
|
|
|
* to clear the bit), the hardware might also try to set
|
|
|
|
* the interrupt bit in the event status register.
|
|
|
|
* In this scenario, the bit will be set, and disable
|
|
|
|
* subsequent interrupts.
|
|
|
|
*
|
|
|
|
* Workaround: The IOMMU driver should read back the
|
|
|
|
* status register and check if the interrupt bits are cleared.
|
|
|
|
* If not, driver will need to go through the interrupt handler
|
|
|
|
* again and re-clear the bits
|
|
|
|
*/
|
|
|
|
status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
|
|
|
|
}
|
2008-09-09 14:41:05 +00:00
|
|
|
return IRQ_HANDLED;
|
2008-09-11 14:51:41 +00:00
|
|
|
}
|
|
|
|
|
2011-05-10 08:50:42 +00:00
|
|
|
irqreturn_t amd_iommu_int_handler(int irq, void *data)
|
|
|
|
{
|
|
|
|
return IRQ_WAKE_THREAD;
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/****************************************************************************
|
|
|
|
*
|
|
|
|
* IOMMU command queuing functions
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
2011-04-06 16:38:20 +00:00
|
|
|
static int wait_on_sem(volatile u64 *sem)
|
|
|
|
{
|
|
|
|
int i = 0;
|
|
|
|
|
|
|
|
while (*sem == 0 && i < LOOP_TIMEOUT) {
|
|
|
|
udelay(1);
|
|
|
|
i += 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (i == LOOP_TIMEOUT) {
|
|
|
|
pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
|
|
|
|
return -EIO;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void copy_cmd_to_buffer(struct amd_iommu *iommu,
|
|
|
|
struct iommu_cmd *cmd,
|
|
|
|
u32 tail)
|
2008-06-26 19:27:55 +00:00
|
|
|
{
|
|
|
|
u8 *target;
|
|
|
|
|
2008-08-19 00:13:55 +00:00
|
|
|
target = iommu->cmd_buf + tail;
|
2011-04-06 16:38:20 +00:00
|
|
|
tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
|
|
|
|
|
|
|
|
/* Copy command to buffer */
|
|
|
|
memcpy(target, cmd, sizeof(*cmd));
|
|
|
|
|
|
|
|
/* Tell the IOMMU about it */
|
2008-06-26 19:27:55 +00:00
|
|
|
writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
|
2011-04-06 16:38:20 +00:00
|
|
|
}
|
2008-06-26 19:27:55 +00:00
|
|
|
|
2011-04-06 15:26:49 +00:00
|
|
|
static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
|
2011-04-06 08:53:48 +00:00
|
|
|
{
|
2011-04-06 15:26:49 +00:00
|
|
|
WARN_ON(address & 0x7ULL);
|
|
|
|
|
2011-04-06 08:53:48 +00:00
|
|
|
memset(cmd, 0, sizeof(*cmd));
|
2011-04-06 15:26:49 +00:00
|
|
|
cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
|
|
|
|
cmd->data[1] = upper_32_bits(__pa(address));
|
|
|
|
cmd->data[2] = 1;
|
2011-04-06 08:53:48 +00:00
|
|
|
CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
|
|
|
|
}
|
|
|
|
|
2011-04-06 09:07:21 +00:00
|
|
|
static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
|
|
|
|
{
|
|
|
|
memset(cmd, 0, sizeof(*cmd));
|
|
|
|
cmd->data[0] = devid;
|
|
|
|
CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
|
|
|
|
}
|
|
|
|
|
2011-04-06 09:49:28 +00:00
|
|
|
static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
|
|
|
|
size_t size, u16 domid, int pde)
|
|
|
|
{
|
|
|
|
u64 pages;
|
|
|
|
int s;
|
|
|
|
|
|
|
|
pages = iommu_num_pages(address, size, PAGE_SIZE);
|
|
|
|
s = 0;
|
|
|
|
|
|
|
|
if (pages > 1) {
|
|
|
|
/*
|
|
|
|
* If we have to flush more than one page, flush all
|
|
|
|
* TLB entries for this domain
|
|
|
|
*/
|
|
|
|
address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
|
|
|
|
s = 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
address &= PAGE_MASK;
|
|
|
|
|
|
|
|
memset(cmd, 0, sizeof(*cmd));
|
|
|
|
cmd->data[1] |= domid;
|
|
|
|
cmd->data[2] = lower_32_bits(address);
|
|
|
|
cmd->data[3] = upper_32_bits(address);
|
|
|
|
CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
|
|
|
|
if (s) /* size bit - we flush more than one 4kb page */
|
|
|
|
cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
|
2012-08-27 17:21:04 +00:00
|
|
|
if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
|
2011-04-06 09:49:28 +00:00
|
|
|
cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
|
|
|
|
}
|
|
|
|
|
2011-04-05 09:00:53 +00:00
|
|
|
static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
|
|
|
|
u64 address, size_t size)
|
|
|
|
{
|
|
|
|
u64 pages;
|
|
|
|
int s;
|
|
|
|
|
|
|
|
pages = iommu_num_pages(address, size, PAGE_SIZE);
|
|
|
|
s = 0;
|
|
|
|
|
|
|
|
if (pages > 1) {
|
|
|
|
/*
|
|
|
|
* If we have to flush more than one page, flush all
|
|
|
|
* TLB entries for this domain
|
|
|
|
*/
|
|
|
|
address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
|
|
|
|
s = 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
address &= PAGE_MASK;
|
|
|
|
|
|
|
|
memset(cmd, 0, sizeof(*cmd));
|
|
|
|
cmd->data[0] = devid;
|
|
|
|
cmd->data[0] |= (qdep & 0xff) << 24;
|
|
|
|
cmd->data[1] = devid;
|
|
|
|
cmd->data[2] = lower_32_bits(address);
|
|
|
|
cmd->data[3] = upper_32_bits(address);
|
|
|
|
CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
|
|
|
|
if (s)
|
|
|
|
cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
|
|
|
|
}
|
|
|
|
|
2011-11-21 14:59:08 +00:00
|
|
|
static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
|
|
|
|
u64 address, bool size)
|
|
|
|
{
|
|
|
|
memset(cmd, 0, sizeof(*cmd));
|
|
|
|
|
|
|
|
address &= ~(0xfffULL);
|
|
|
|
|
2014-03-06 00:54:18 +00:00
|
|
|
cmd->data[0] = pasid;
|
2011-11-21 14:59:08 +00:00
|
|
|
cmd->data[1] = domid;
|
|
|
|
cmd->data[2] = lower_32_bits(address);
|
|
|
|
cmd->data[3] = upper_32_bits(address);
|
|
|
|
cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
|
|
|
|
cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
|
|
|
|
if (size)
|
|
|
|
cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
|
|
|
|
CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
|
|
|
|
int qdep, u64 address, bool size)
|
|
|
|
{
|
|
|
|
memset(cmd, 0, sizeof(*cmd));
|
|
|
|
|
|
|
|
address &= ~(0xfffULL);
|
|
|
|
|
|
|
|
cmd->data[0] = devid;
|
2014-02-26 21:49:31 +00:00
|
|
|
cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
|
2011-11-21 14:59:08 +00:00
|
|
|
cmd->data[0] |= (qdep & 0xff) << 24;
|
|
|
|
cmd->data[1] = devid;
|
2014-02-26 21:49:31 +00:00
|
|
|
cmd->data[1] |= (pasid & 0xff) << 16;
|
2011-11-21 14:59:08 +00:00
|
|
|
cmd->data[2] = lower_32_bits(address);
|
|
|
|
cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
|
|
|
|
cmd->data[3] = upper_32_bits(address);
|
|
|
|
if (size)
|
|
|
|
cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
|
|
|
|
CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
|
|
|
|
}
|
|
|
|
|
2011-11-21 17:19:25 +00:00
|
|
|
static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
|
|
|
|
int status, int tag, bool gn)
|
|
|
|
{
|
|
|
|
memset(cmd, 0, sizeof(*cmd));
|
|
|
|
|
|
|
|
cmd->data[0] = devid;
|
|
|
|
if (gn) {
|
2014-03-06 00:54:18 +00:00
|
|
|
cmd->data[1] = pasid;
|
2011-11-21 17:19:25 +00:00
|
|
|
cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
|
|
|
|
}
|
|
|
|
cmd->data[3] = tag & 0x1ff;
|
|
|
|
cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
|
|
|
|
|
|
|
|
CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
|
|
|
|
}
|
|
|
|
|
2011-04-11 09:13:24 +00:00
|
|
|
static void build_inv_all(struct iommu_cmd *cmd)
|
|
|
|
{
|
|
|
|
memset(cmd, 0, sizeof(*cmd));
|
|
|
|
CMD_SET_TYPE(cmd, CMD_INV_ALL);
|
2008-06-26 19:27:55 +00:00
|
|
|
}
|
|
|
|
|
2012-06-21 14:46:04 +00:00
|
|
|
static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
|
|
|
|
{
|
|
|
|
memset(cmd, 0, sizeof(*cmd));
|
|
|
|
cmd->data[0] = devid;
|
|
|
|
CMD_SET_TYPE(cmd, CMD_INV_IRT);
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* Writes the command to the IOMMUs command buffer and informs the
|
2011-04-06 16:38:20 +00:00
|
|
|
* hardware about the new command.
|
2008-07-11 15:14:22 +00:00
|
|
|
*/
|
2011-09-02 12:10:32 +00:00
|
|
|
static int iommu_queue_command_sync(struct amd_iommu *iommu,
|
|
|
|
struct iommu_cmd *cmd,
|
|
|
|
bool sync)
|
2008-06-26 19:27:55 +00:00
|
|
|
{
|
2011-04-06 16:38:20 +00:00
|
|
|
u32 left, tail, head, next_tail;
|
2008-06-26 19:27:55 +00:00
|
|
|
unsigned long flags;
|
|
|
|
|
2010-04-03 01:27:53 +00:00
|
|
|
WARN_ON(iommu->cmd_buf_size & CMD_BUFFER_UNINITIALIZED);
|
2011-04-06 16:38:20 +00:00
|
|
|
|
|
|
|
again:
|
2008-06-26 19:27:55 +00:00
|
|
|
spin_lock_irqsave(&iommu->lock, flags);
|
|
|
|
|
2011-04-06 16:38:20 +00:00
|
|
|
head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
|
|
|
|
tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
|
|
|
|
next_tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
|
|
|
|
left = (head - next_tail) % iommu->cmd_buf_size;
|
2008-06-26 19:27:55 +00:00
|
|
|
|
2011-04-06 16:38:20 +00:00
|
|
|
if (left <= 2) {
|
|
|
|
struct iommu_cmd sync_cmd;
|
|
|
|
volatile u64 sem = 0;
|
|
|
|
int ret;
|
2008-12-02 19:34:41 +00:00
|
|
|
|
2011-04-06 16:38:20 +00:00
|
|
|
build_completion_wait(&sync_cmd, (u64)&sem);
|
|
|
|
copy_cmd_to_buffer(iommu, &sync_cmd, tail);
|
2008-12-12 13:59:58 +00:00
|
|
|
|
2011-04-06 16:38:20 +00:00
|
|
|
spin_unlock_irqrestore(&iommu->lock, flags);
|
|
|
|
|
|
|
|
if ((ret = wait_on_sem(&sem)) != 0)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
goto again;
|
2008-12-02 19:34:41 +00:00
|
|
|
}
|
|
|
|
|
2011-04-06 16:38:20 +00:00
|
|
|
copy_cmd_to_buffer(iommu, cmd, tail);
|
|
|
|
|
|
|
|
/* We need to sync now to make sure all commands are processed */
|
2011-09-02 12:10:32 +00:00
|
|
|
iommu->need_sync = sync;
|
2011-04-06 16:38:20 +00:00
|
|
|
|
2008-06-26 19:27:55 +00:00
|
|
|
spin_unlock_irqrestore(&iommu->lock, flags);
|
2008-12-02 19:34:41 +00:00
|
|
|
|
2011-04-06 15:26:49 +00:00
|
|
|
return 0;
|
2008-12-02 19:34:41 +00:00
|
|
|
}
|
|
|
|
|
2011-09-02 12:10:32 +00:00
|
|
|
static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
|
|
|
|
{
|
|
|
|
return iommu_queue_command_sync(iommu, cmd, true);
|
|
|
|
}
|
|
|
|
|
2008-12-02 19:34:41 +00:00
|
|
|
/*
|
|
|
|
* This function queues a completion wait command into the command
|
|
|
|
* buffer of an IOMMU
|
|
|
|
*/
|
2008-06-26 19:27:55 +00:00
|
|
|
static int iommu_completion_wait(struct amd_iommu *iommu)
|
2008-12-02 19:34:41 +00:00
|
|
|
{
|
|
|
|
struct iommu_cmd cmd;
|
2011-04-06 15:26:49 +00:00
|
|
|
volatile u64 sem = 0;
|
2011-04-06 16:38:20 +00:00
|
|
|
int ret;
|
2008-12-02 19:34:41 +00:00
|
|
|
|
2008-12-03 11:19:27 +00:00
|
|
|
if (!iommu->need_sync)
|
2011-04-06 15:26:49 +00:00
|
|
|
return 0;
|
2008-12-03 11:19:27 +00:00
|
|
|
|
2011-04-06 15:26:49 +00:00
|
|
|
build_completion_wait(&cmd, (u64)&sem);
|
2008-06-26 19:27:55 +00:00
|
|
|
|
2011-09-02 12:10:32 +00:00
|
|
|
ret = iommu_queue_command_sync(iommu, &cmd, false);
|
2008-06-26 19:27:55 +00:00
|
|
|
if (ret)
|
2011-04-06 15:26:49 +00:00
|
|
|
return ret;
|
2008-12-02 19:34:41 +00:00
|
|
|
|
2011-04-06 16:38:20 +00:00
|
|
|
return wait_on_sem(&sem);
|
2008-12-02 19:34:41 +00:00
|
|
|
}
|
|
|
|
|
2011-04-06 16:51:26 +00:00
|
|
|
static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
|
2008-06-26 19:27:55 +00:00
|
|
|
{
|
2011-04-06 16:51:26 +00:00
|
|
|
struct iommu_cmd cmd;
|
2008-06-26 19:27:55 +00:00
|
|
|
|
2011-04-06 16:51:26 +00:00
|
|
|
build_inv_dte(&cmd, devid);
|
2008-09-17 12:19:15 +00:00
|
|
|
|
2011-04-06 16:51:26 +00:00
|
|
|
return iommu_queue_command(iommu, &cmd);
|
|
|
|
}
|
2008-12-03 11:19:27 +00:00
|
|
|
|
2011-04-07 06:16:10 +00:00
|
|
|
static void iommu_flush_dte_all(struct amd_iommu *iommu)
|
|
|
|
{
|
|
|
|
u32 devid;
|
2008-12-03 11:19:27 +00:00
|
|
|
|
2011-04-07 06:16:10 +00:00
|
|
|
for (devid = 0; devid <= 0xffff; ++devid)
|
|
|
|
iommu_flush_dte(iommu, devid);
|
2008-06-26 19:27:55 +00:00
|
|
|
|
2011-04-07 06:16:10 +00:00
|
|
|
iommu_completion_wait(iommu);
|
|
|
|
}
|
2008-12-17 15:36:44 +00:00
|
|
|
|
2011-04-07 06:16:10 +00:00
|
|
|
/*
|
|
|
|
* This function uses heavy locking and may disable irqs for some time. But
|
|
|
|
* this is no issue because it is only called during resume.
|
|
|
|
*/
|
|
|
|
static void iommu_flush_tlb_all(struct amd_iommu *iommu)
|
|
|
|
{
|
|
|
|
u32 dom_id;
|
2008-06-26 19:27:55 +00:00
|
|
|
|
2011-04-07 06:16:10 +00:00
|
|
|
for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
|
|
|
|
struct iommu_cmd cmd;
|
|
|
|
build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
|
|
|
|
dom_id, 1);
|
|
|
|
iommu_queue_command(iommu, &cmd);
|
|
|
|
}
|
2009-11-26 14:45:41 +00:00
|
|
|
|
2011-04-07 06:16:10 +00:00
|
|
|
iommu_completion_wait(iommu);
|
2008-06-26 19:27:55 +00:00
|
|
|
}
|
|
|
|
|
2011-04-11 09:13:24 +00:00
|
|
|
static void iommu_flush_all(struct amd_iommu *iommu)
|
2009-11-20 15:00:05 +00:00
|
|
|
{
|
2011-04-11 09:13:24 +00:00
|
|
|
struct iommu_cmd cmd;
|
2009-11-20 15:00:05 +00:00
|
|
|
|
2011-04-11 09:13:24 +00:00
|
|
|
build_inv_all(&cmd);
|
2009-11-20 15:00:05 +00:00
|
|
|
|
2011-04-11 09:13:24 +00:00
|
|
|
iommu_queue_command(iommu, &cmd);
|
|
|
|
iommu_completion_wait(iommu);
|
|
|
|
}
|
|
|
|
|
2012-06-21 14:46:04 +00:00
|
|
|
static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
|
|
|
|
{
|
|
|
|
struct iommu_cmd cmd;
|
|
|
|
|
|
|
|
build_inv_irt(&cmd, devid);
|
|
|
|
|
|
|
|
iommu_queue_command(iommu, &cmd);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void iommu_flush_irt_all(struct amd_iommu *iommu)
|
|
|
|
{
|
|
|
|
u32 devid;
|
|
|
|
|
|
|
|
for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
|
|
|
|
iommu_flush_irt(iommu, devid);
|
|
|
|
|
|
|
|
iommu_completion_wait(iommu);
|
|
|
|
}
|
|
|
|
|
2011-04-07 06:16:10 +00:00
|
|
|
void iommu_flush_all_caches(struct amd_iommu *iommu)
|
|
|
|
{
|
2011-04-11 09:13:24 +00:00
|
|
|
if (iommu_feature(iommu, FEATURE_IA)) {
|
|
|
|
iommu_flush_all(iommu);
|
|
|
|
} else {
|
|
|
|
iommu_flush_dte_all(iommu);
|
2012-06-21 14:46:04 +00:00
|
|
|
iommu_flush_irt_all(iommu);
|
2011-04-11 09:13:24 +00:00
|
|
|
iommu_flush_tlb_all(iommu);
|
2009-11-20 15:00:05 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
2011-04-05 09:00:53 +00:00
|
|
|
* Command send function for flushing on-device TLB
|
2008-07-11 15:14:22 +00:00
|
|
|
*/
|
2011-06-09 15:07:31 +00:00
|
|
|
static int device_flush_iotlb(struct iommu_dev_data *dev_data,
|
|
|
|
u64 address, size_t size)
|
2009-11-26 14:04:38 +00:00
|
|
|
{
|
|
|
|
struct amd_iommu *iommu;
|
2009-11-26 14:35:33 +00:00
|
|
|
struct iommu_cmd cmd;
|
2011-04-05 09:00:53 +00:00
|
|
|
int qdep;
|
2009-11-26 14:04:38 +00:00
|
|
|
|
2011-06-09 10:56:30 +00:00
|
|
|
qdep = dev_data->ats.qdep;
|
|
|
|
iommu = amd_iommu_rlookup_table[dev_data->devid];
|
2009-11-26 14:04:38 +00:00
|
|
|
|
2011-06-09 10:56:30 +00:00
|
|
|
build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
|
2009-11-26 14:35:33 +00:00
|
|
|
|
|
|
|
return iommu_queue_command(iommu, &cmd);
|
2009-11-26 14:04:38 +00:00
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* Command send function for invalidating a device table entry
|
|
|
|
*/
|
2011-06-09 15:07:31 +00:00
|
|
|
static int device_flush_dte(struct iommu_dev_data *dev_data)
|
2008-06-26 19:27:55 +00:00
|
|
|
{
|
2009-11-26 14:04:38 +00:00
|
|
|
struct amd_iommu *iommu;
|
2008-09-17 11:47:25 +00:00
|
|
|
int ret;
|
2008-06-26 19:27:55 +00:00
|
|
|
|
2011-06-09 15:07:31 +00:00
|
|
|
iommu = amd_iommu_rlookup_table[dev_data->devid];
|
2008-06-26 19:27:55 +00:00
|
|
|
|
2011-06-09 10:55:35 +00:00
|
|
|
ret = iommu_flush_dte(iommu, dev_data->devid);
|
2011-04-05 09:00:53 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2011-06-09 10:56:30 +00:00
|
|
|
if (dev_data->ats.enabled)
|
2011-06-09 15:07:31 +00:00
|
|
|
ret = device_flush_iotlb(dev_data, 0, ~0UL);
|
2008-09-17 11:47:25 +00:00
|
|
|
|
|
|
|
return ret;
|
2008-06-26 19:27:55 +00:00
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* TLB invalidation function which is called from the mapping functions.
|
|
|
|
* It invalidates a single PTE if the range to flush is within a single
|
|
|
|
* page. Otherwise it flushes the whole TLB of the IOMMU.
|
|
|
|
*/
|
2011-04-06 16:01:35 +00:00
|
|
|
static void __domain_flush_pages(struct protection_domain *domain,
|
|
|
|
u64 address, size_t size, int pde)
|
2008-06-26 19:27:55 +00:00
|
|
|
{
|
2011-04-05 09:00:53 +00:00
|
|
|
struct iommu_dev_data *dev_data;
|
2011-04-06 09:49:28 +00:00
|
|
|
struct iommu_cmd cmd;
|
|
|
|
int ret = 0, i;
|
2008-06-26 19:27:55 +00:00
|
|
|
|
2011-04-06 09:49:28 +00:00
|
|
|
build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
|
2008-07-03 17:35:08 +00:00
|
|
|
|
2009-11-23 17:30:32 +00:00
|
|
|
for (i = 0; i < amd_iommus_present; ++i) {
|
|
|
|
if (!domain->dev_iommu[i])
|
|
|
|
continue;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Devices of this domain are behind this IOMMU
|
|
|
|
* We need a TLB flush
|
|
|
|
*/
|
2011-04-06 09:49:28 +00:00
|
|
|
ret |= iommu_queue_command(amd_iommus[i], &cmd);
|
2009-11-23 17:30:32 +00:00
|
|
|
}
|
|
|
|
|
2011-04-05 09:00:53 +00:00
|
|
|
list_for_each_entry(dev_data, &domain->dev_list, list) {
|
|
|
|
|
2011-06-09 10:56:30 +00:00
|
|
|
if (!dev_data->ats.enabled)
|
2011-04-05 09:00:53 +00:00
|
|
|
continue;
|
|
|
|
|
2011-06-09 15:07:31 +00:00
|
|
|
ret |= device_flush_iotlb(dev_data, address, size);
|
2011-04-05 09:00:53 +00:00
|
|
|
}
|
|
|
|
|
2011-04-06 09:49:28 +00:00
|
|
|
WARN_ON(ret);
|
2009-11-23 17:30:32 +00:00
|
|
|
}
|
|
|
|
|
2011-04-06 16:01:35 +00:00
|
|
|
static void domain_flush_pages(struct protection_domain *domain,
|
|
|
|
u64 address, size_t size)
|
2009-11-23 17:30:32 +00:00
|
|
|
{
|
2011-04-06 16:01:35 +00:00
|
|
|
__domain_flush_pages(domain, address, size, 0);
|
2008-06-26 19:27:55 +00:00
|
|
|
}
|
2008-06-26 19:27:53 +00:00
|
|
|
|
2008-09-04 16:40:05 +00:00
|
|
|
/* Flush the whole IO/TLB for a given protection domain */
|
2011-04-06 16:01:35 +00:00
|
|
|
static void domain_flush_tlb(struct protection_domain *domain)
|
2008-09-04 16:40:05 +00:00
|
|
|
{
|
2011-04-06 16:01:35 +00:00
|
|
|
__domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
|
2008-09-04 16:40:05 +00:00
|
|
|
}
|
|
|
|
|
2009-06-15 13:42:00 +00:00
|
|
|
/* Flush the whole IO/TLB for a given protection domain - including PDE */
|
2011-04-06 16:01:35 +00:00
|
|
|
static void domain_flush_tlb_pde(struct protection_domain *domain)
|
2009-06-15 13:42:00 +00:00
|
|
|
{
|
2011-04-06 16:01:35 +00:00
|
|
|
__domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
|
2009-06-15 13:42:00 +00:00
|
|
|
}
|
|
|
|
|
2011-04-06 16:01:35 +00:00
|
|
|
static void domain_flush_complete(struct protection_domain *domain)
|
2009-11-26 14:35:33 +00:00
|
|
|
{
|
2011-04-06 16:01:35 +00:00
|
|
|
int i;
|
2008-12-12 14:48:28 +00:00
|
|
|
|
2011-04-06 16:01:35 +00:00
|
|
|
for (i = 0; i < amd_iommus_present; ++i) {
|
|
|
|
if (!domain->dev_iommu[i])
|
|
|
|
continue;
|
2009-05-05 13:33:57 +00:00
|
|
|
|
2011-04-06 16:01:35 +00:00
|
|
|
/*
|
|
|
|
* Devices of this domain are behind this IOMMU
|
|
|
|
* We need to wait for completion of all commands.
|
|
|
|
*/
|
|
|
|
iommu_completion_wait(amd_iommus[i]);
|
2009-05-05 13:33:57 +00:00
|
|
|
}
|
2009-09-03 13:28:33 +00:00
|
|
|
}
|
|
|
|
|
2009-11-26 14:35:33 +00:00
|
|
|
|
2009-11-20 16:02:44 +00:00
|
|
|
/*
|
2009-11-26 14:35:33 +00:00
|
|
|
* This function flushes the DTEs for all devices in domain
|
2009-11-20 16:02:44 +00:00
|
|
|
*/
|
2011-04-06 16:01:35 +00:00
|
|
|
static void domain_flush_devices(struct protection_domain *domain)
|
2009-09-03 13:28:33 +00:00
|
|
|
{
|
2009-11-26 14:35:33 +00:00
|
|
|
struct iommu_dev_data *dev_data;
|
2009-09-03 13:08:09 +00:00
|
|
|
|
2009-11-26 14:35:33 +00:00
|
|
|
list_for_each_entry(dev_data, &domain->dev_list, list)
|
2011-06-09 15:07:31 +00:00
|
|
|
device_flush_dte(dev_data);
|
2009-09-03 13:01:43 +00:00
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/****************************************************************************
|
|
|
|
*
|
|
|
|
* The functions below are used the create the page table mappings for
|
|
|
|
* unity mapped regions.
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
2009-11-24 16:43:32 +00:00
|
|
|
/*
|
|
|
|
* This function is used to add another level to an IO page table. Adding
|
|
|
|
* another level increases the size of the address space by 9 bits to a size up
|
|
|
|
* to 64 bits.
|
|
|
|
*/
|
|
|
|
static bool increase_address_space(struct protection_domain *domain,
|
|
|
|
gfp_t gfp)
|
|
|
|
{
|
|
|
|
u64 *pte;
|
|
|
|
|
|
|
|
if (domain->mode == PAGE_MODE_6_LEVEL)
|
|
|
|
/* address space already 64 bit large */
|
|
|
|
return false;
|
|
|
|
|
|
|
|
pte = (void *)get_zeroed_page(gfp);
|
|
|
|
if (!pte)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
*pte = PM_LEVEL_PDE(domain->mode,
|
|
|
|
virt_to_phys(domain->pt_root));
|
|
|
|
domain->pt_root = pte;
|
|
|
|
domain->mode += 1;
|
|
|
|
domain->updated = true;
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
static u64 *alloc_pte(struct protection_domain *domain,
|
|
|
|
unsigned long address,
|
2010-01-15 13:41:15 +00:00
|
|
|
unsigned long page_size,
|
2009-11-24 16:43:32 +00:00
|
|
|
u64 **pte_page,
|
|
|
|
gfp_t gfp)
|
|
|
|
{
|
2010-01-15 13:41:15 +00:00
|
|
|
int level, end_lvl;
|
2009-11-24 16:43:32 +00:00
|
|
|
u64 *pte, *page;
|
2010-01-15 13:41:15 +00:00
|
|
|
|
|
|
|
BUG_ON(!is_power_of_2(page_size));
|
2009-11-24 16:43:32 +00:00
|
|
|
|
|
|
|
while (address > PM_LEVEL_SIZE(domain->mode))
|
|
|
|
increase_address_space(domain, gfp);
|
|
|
|
|
2010-01-15 13:41:15 +00:00
|
|
|
level = domain->mode - 1;
|
|
|
|
pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
|
|
|
|
address = PAGE_SIZE_ALIGN(address, page_size);
|
|
|
|
end_lvl = PAGE_SIZE_LEVEL(page_size);
|
2009-11-24 16:43:32 +00:00
|
|
|
|
|
|
|
while (level > end_lvl) {
|
|
|
|
if (!IOMMU_PTE_PRESENT(*pte)) {
|
|
|
|
page = (u64 *)get_zeroed_page(gfp);
|
|
|
|
if (!page)
|
|
|
|
return NULL;
|
|
|
|
*pte = PM_LEVEL_PDE(level, virt_to_phys(page));
|
|
|
|
}
|
|
|
|
|
2010-01-15 13:41:15 +00:00
|
|
|
/* No level skipping support yet */
|
|
|
|
if (PM_PTE_LEVEL(*pte) != level)
|
|
|
|
return NULL;
|
|
|
|
|
2009-11-24 16:43:32 +00:00
|
|
|
level -= 1;
|
|
|
|
|
|
|
|
pte = IOMMU_PTE_PAGE(*pte);
|
|
|
|
|
|
|
|
if (pte_page && level == end_lvl)
|
|
|
|
*pte_page = pte;
|
|
|
|
|
|
|
|
pte = &pte[PM_LEVEL_INDEX(level, address)];
|
|
|
|
}
|
|
|
|
|
|
|
|
return pte;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This function checks if there is a PTE for a given dma address. If
|
|
|
|
* there is one, it returns the pointer to it.
|
|
|
|
*/
|
2010-01-19 16:27:39 +00:00
|
|
|
static u64 *fetch_pte(struct protection_domain *domain, unsigned long address)
|
2009-11-24 16:43:32 +00:00
|
|
|
{
|
|
|
|
int level;
|
|
|
|
u64 *pte;
|
|
|
|
|
2010-01-19 16:27:39 +00:00
|
|
|
if (address > PM_LEVEL_SIZE(domain->mode))
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
level = domain->mode - 1;
|
|
|
|
pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
|
2009-11-24 16:43:32 +00:00
|
|
|
|
2010-01-19 16:27:39 +00:00
|
|
|
while (level > 0) {
|
|
|
|
|
|
|
|
/* Not Present */
|
2009-11-24 16:43:32 +00:00
|
|
|
if (!IOMMU_PTE_PRESENT(*pte))
|
|
|
|
return NULL;
|
|
|
|
|
2010-01-19 16:27:39 +00:00
|
|
|
/* Large PTE */
|
|
|
|
if (PM_PTE_LEVEL(*pte) == 0x07) {
|
|
|
|
unsigned long pte_mask, __pte;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If we have a series of large PTEs, make
|
|
|
|
* sure to return a pointer to the first one.
|
|
|
|
*/
|
|
|
|
pte_mask = PTE_PAGE_SIZE(*pte);
|
|
|
|
pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
|
|
|
|
__pte = ((unsigned long)pte) & pte_mask;
|
|
|
|
|
|
|
|
return (u64 *)__pte;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* No level skipping support yet */
|
|
|
|
if (PM_PTE_LEVEL(*pte) != level)
|
|
|
|
return NULL;
|
|
|
|
|
2009-11-24 16:43:32 +00:00
|
|
|
level -= 1;
|
|
|
|
|
2010-01-19 16:27:39 +00:00
|
|
|
/* Walk to the next level */
|
2009-11-24 16:43:32 +00:00
|
|
|
pte = IOMMU_PTE_PAGE(*pte);
|
|
|
|
pte = &pte[PM_LEVEL_INDEX(level, address)];
|
|
|
|
}
|
|
|
|
|
|
|
|
return pte;
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* Generic mapping functions. It maps a physical address into a DMA
|
|
|
|
* address space. It allocates the page table pages if necessary.
|
|
|
|
* In the future it can be extended to a generic mapping function
|
|
|
|
* supporting all features of AMD IOMMU page tables like level skipping
|
|
|
|
* and full 64 bit address spaces.
|
|
|
|
*/
|
2008-12-02 16:27:52 +00:00
|
|
|
static int iommu_map_page(struct protection_domain *dom,
|
|
|
|
unsigned long bus_addr,
|
|
|
|
unsigned long phys_addr,
|
2009-09-03 09:33:51 +00:00
|
|
|
int prot,
|
2010-01-15 13:41:15 +00:00
|
|
|
unsigned long page_size)
|
2008-06-26 19:27:56 +00:00
|
|
|
{
|
2009-05-12 10:02:46 +00:00
|
|
|
u64 __pte, *pte;
|
2010-01-15 13:41:15 +00:00
|
|
|
int i, count;
|
2009-09-03 09:33:51 +00:00
|
|
|
|
2009-09-02 14:52:23 +00:00
|
|
|
if (!(prot & IOMMU_PROT_MASK))
|
2008-06-26 19:27:56 +00:00
|
|
|
return -EINVAL;
|
|
|
|
|
2010-01-15 13:41:15 +00:00
|
|
|
bus_addr = PAGE_ALIGN(bus_addr);
|
|
|
|
phys_addr = PAGE_ALIGN(phys_addr);
|
|
|
|
count = PAGE_SIZE_PTE_COUNT(page_size);
|
|
|
|
pte = alloc_pte(dom, bus_addr, page_size, NULL, GFP_KERNEL);
|
|
|
|
|
2014-09-11 10:28:03 +00:00
|
|
|
if (!pte)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2010-01-15 13:41:15 +00:00
|
|
|
for (i = 0; i < count; ++i)
|
|
|
|
if (IOMMU_PTE_PRESENT(pte[i]))
|
|
|
|
return -EBUSY;
|
2008-06-26 19:27:56 +00:00
|
|
|
|
2010-01-15 13:41:15 +00:00
|
|
|
if (page_size > PAGE_SIZE) {
|
|
|
|
__pte = PAGE_SIZE_PTE(phys_addr, page_size);
|
|
|
|
__pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
|
|
|
|
} else
|
|
|
|
__pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
|
2008-06-26 19:27:56 +00:00
|
|
|
|
|
|
|
if (prot & IOMMU_PROT_IR)
|
|
|
|
__pte |= IOMMU_PTE_IR;
|
|
|
|
if (prot & IOMMU_PROT_IW)
|
|
|
|
__pte |= IOMMU_PTE_IW;
|
|
|
|
|
2010-01-15 13:41:15 +00:00
|
|
|
for (i = 0; i < count; ++i)
|
|
|
|
pte[i] = __pte;
|
2008-06-26 19:27:56 +00:00
|
|
|
|
2009-09-02 14:00:23 +00:00
|
|
|
update_domain(dom);
|
|
|
|
|
2008-06-26 19:27:56 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-01-19 16:27:39 +00:00
|
|
|
static unsigned long iommu_unmap_page(struct protection_domain *dom,
|
|
|
|
unsigned long bus_addr,
|
|
|
|
unsigned long page_size)
|
2008-12-02 18:59:10 +00:00
|
|
|
{
|
2010-01-19 16:27:39 +00:00
|
|
|
unsigned long long unmap_size, unmapped;
|
|
|
|
u64 *pte;
|
|
|
|
|
|
|
|
BUG_ON(!is_power_of_2(page_size));
|
|
|
|
|
|
|
|
unmapped = 0;
|
2008-12-02 18:59:10 +00:00
|
|
|
|
2010-01-19 16:27:39 +00:00
|
|
|
while (unmapped < page_size) {
|
|
|
|
|
|
|
|
pte = fetch_pte(dom, bus_addr);
|
|
|
|
|
|
|
|
if (!pte) {
|
|
|
|
/*
|
|
|
|
* No PTE for this address
|
|
|
|
* move forward in 4kb steps
|
|
|
|
*/
|
|
|
|
unmap_size = PAGE_SIZE;
|
|
|
|
} else if (PM_PTE_LEVEL(*pte) == 0) {
|
|
|
|
/* 4kb PTE found for this address */
|
|
|
|
unmap_size = PAGE_SIZE;
|
|
|
|
*pte = 0ULL;
|
|
|
|
} else {
|
|
|
|
int count, i;
|
|
|
|
|
|
|
|
/* Large PTE found which maps this address */
|
|
|
|
unmap_size = PTE_PAGE_SIZE(*pte);
|
2013-06-21 20:33:19 +00:00
|
|
|
|
|
|
|
/* Only unmap from the first pte in the page */
|
|
|
|
if ((unmap_size - 1) & bus_addr)
|
|
|
|
break;
|
2010-01-19 16:27:39 +00:00
|
|
|
count = PAGE_SIZE_PTE_COUNT(unmap_size);
|
|
|
|
for (i = 0; i < count; i++)
|
|
|
|
pte[i] = 0ULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
|
|
|
|
unmapped += unmap_size;
|
|
|
|
}
|
|
|
|
|
2013-06-21 20:33:19 +00:00
|
|
|
BUG_ON(unmapped && !is_power_of_2(unmapped));
|
2008-12-02 18:59:10 +00:00
|
|
|
|
2010-01-19 16:27:39 +00:00
|
|
|
return unmapped;
|
2008-12-02 18:59:10 +00:00
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* This function checks if a specific unity mapping entry is needed for
|
|
|
|
* this specific IOMMU.
|
|
|
|
*/
|
2008-06-26 19:27:56 +00:00
|
|
|
static int iommu_for_unity_map(struct amd_iommu *iommu,
|
|
|
|
struct unity_map_entry *entry)
|
|
|
|
{
|
|
|
|
u16 bdf, i;
|
|
|
|
|
|
|
|
for (i = entry->devid_start; i <= entry->devid_end; ++i) {
|
|
|
|
bdf = amd_iommu_alias_table[i];
|
|
|
|
if (amd_iommu_rlookup_table[bdf] == iommu)
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* This function actually applies the mapping to the page table of the
|
|
|
|
* dma_ops domain.
|
|
|
|
*/
|
2008-06-26 19:27:56 +00:00
|
|
|
static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
|
|
|
|
struct unity_map_entry *e)
|
|
|
|
{
|
|
|
|
u64 addr;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
for (addr = e->address_start; addr < e->address_end;
|
|
|
|
addr += PAGE_SIZE) {
|
2009-09-03 09:33:51 +00:00
|
|
|
ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot,
|
2010-01-15 13:41:15 +00:00
|
|
|
PAGE_SIZE);
|
2008-06-26 19:27:56 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
/*
|
|
|
|
* if unity mapping is in aperture range mark the page
|
|
|
|
* as allocated in the aperture
|
|
|
|
*/
|
|
|
|
if (addr < dma_dom->aperture_size)
|
2009-05-12 08:56:44 +00:00
|
|
|
__set_bit(addr >> PAGE_SHIFT,
|
2009-05-15 10:30:05 +00:00
|
|
|
dma_dom->aperture[0]->bitmap);
|
2008-06-26 19:27:56 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-11-24 16:47:56 +00:00
|
|
|
/*
|
|
|
|
* Init the unity mappings for a specific IOMMU in the system
|
|
|
|
*
|
|
|
|
* Basically iterates over all unity mapping entries and applies them to
|
|
|
|
* the default domain DMA of that IOMMU if necessary.
|
|
|
|
*/
|
|
|
|
static int iommu_init_unity_mappings(struct amd_iommu *iommu)
|
|
|
|
{
|
|
|
|
struct unity_map_entry *entry;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
list_for_each_entry(entry, &amd_iommu_unity_map, list) {
|
|
|
|
if (!iommu_for_unity_map(iommu, entry))
|
|
|
|
continue;
|
|
|
|
ret = dma_ops_unity_map(iommu->default_dom, entry);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* Inits the unity mappings required for a specific device
|
|
|
|
*/
|
2008-06-26 19:27:56 +00:00
|
|
|
static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
|
|
|
|
u16 devid)
|
|
|
|
{
|
|
|
|
struct unity_map_entry *e;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
list_for_each_entry(e, &amd_iommu_unity_map, list) {
|
|
|
|
if (!(devid >= e->devid_start && devid <= e->devid_end))
|
|
|
|
continue;
|
|
|
|
ret = dma_ops_unity_map(dma_dom, e);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/****************************************************************************
|
|
|
|
*
|
|
|
|
* The next functions belong to the address allocator for the dma_ops
|
|
|
|
* interface functions. They work like the allocators in the other IOMMU
|
|
|
|
* drivers. Its basically a bitmap which marks the allocated pages in
|
|
|
|
* the aperture. Maybe it could be enhanced in the future to a more
|
|
|
|
* efficient allocator.
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
2008-06-26 19:27:57 +00:00
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
2009-05-15 10:30:05 +00:00
|
|
|
* The address allocator core functions.
|
2008-07-11 15:14:22 +00:00
|
|
|
*
|
|
|
|
* called with domain->lock held
|
|
|
|
*/
|
2009-05-15 10:30:05 +00:00
|
|
|
|
2009-11-24 16:47:56 +00:00
|
|
|
/*
|
|
|
|
* Used to reserve address ranges in the aperture (e.g. for exclusion
|
|
|
|
* ranges.
|
|
|
|
*/
|
|
|
|
static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
|
|
|
|
unsigned long start_page,
|
|
|
|
unsigned int pages)
|
|
|
|
{
|
|
|
|
unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
|
|
|
|
|
|
|
|
if (start_page + pages > last_page)
|
|
|
|
pages = last_page - start_page;
|
|
|
|
|
|
|
|
for (i = start_page; i < start_page + pages; ++i) {
|
|
|
|
int index = i / APERTURE_RANGE_PAGES;
|
|
|
|
int page = i % APERTURE_RANGE_PAGES;
|
|
|
|
__set_bit(page, dom->aperture[index]->bitmap);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-05-18 14:38:55 +00:00
|
|
|
/*
|
|
|
|
* This function is used to add a new aperture range to an existing
|
|
|
|
* aperture in case of dma_ops domain allocation or address allocation
|
|
|
|
* failure.
|
|
|
|
*/
|
2009-11-23 18:08:46 +00:00
|
|
|
static int alloc_new_range(struct dma_ops_domain *dma_dom,
|
2009-05-18 14:38:55 +00:00
|
|
|
bool populate, gfp_t gfp)
|
|
|
|
{
|
|
|
|
int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
|
2009-11-23 18:08:46 +00:00
|
|
|
struct amd_iommu *iommu;
|
2011-07-06 15:14:44 +00:00
|
|
|
unsigned long i, old_size;
|
2009-05-18 14:38:55 +00:00
|
|
|
|
2009-05-22 10:31:53 +00:00
|
|
|
#ifdef CONFIG_IOMMU_STRESS
|
|
|
|
populate = false;
|
|
|
|
#endif
|
|
|
|
|
2009-05-18 14:38:55 +00:00
|
|
|
if (index >= APERTURE_MAX_RANGES)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
|
|
|
|
if (!dma_dom->aperture[index])
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
|
|
|
|
if (!dma_dom->aperture[index]->bitmap)
|
|
|
|
goto out_free;
|
|
|
|
|
|
|
|
dma_dom->aperture[index]->offset = dma_dom->aperture_size;
|
|
|
|
|
|
|
|
if (populate) {
|
|
|
|
unsigned long address = dma_dom->aperture_size;
|
|
|
|
int i, num_ptes = APERTURE_RANGE_PAGES / 512;
|
|
|
|
u64 *pte, *pte_page;
|
|
|
|
|
|
|
|
for (i = 0; i < num_ptes; ++i) {
|
2010-01-15 13:41:15 +00:00
|
|
|
pte = alloc_pte(&dma_dom->domain, address, PAGE_SIZE,
|
2009-05-18 14:38:55 +00:00
|
|
|
&pte_page, gfp);
|
|
|
|
if (!pte)
|
|
|
|
goto out_free;
|
|
|
|
|
|
|
|
dma_dom->aperture[index]->pte_pages[i] = pte_page;
|
|
|
|
|
|
|
|
address += APERTURE_RANGE_SIZE / 64;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-07-06 15:14:44 +00:00
|
|
|
old_size = dma_dom->aperture_size;
|
2009-05-18 14:38:55 +00:00
|
|
|
dma_dom->aperture_size += APERTURE_RANGE_SIZE;
|
|
|
|
|
2011-07-06 15:14:44 +00:00
|
|
|
/* Reserve address range used for MSI messages */
|
|
|
|
if (old_size < MSI_ADDR_BASE_LO &&
|
|
|
|
dma_dom->aperture_size > MSI_ADDR_BASE_LO) {
|
|
|
|
unsigned long spage;
|
|
|
|
int pages;
|
|
|
|
|
|
|
|
pages = iommu_num_pages(MSI_ADDR_BASE_LO, 0x10000, PAGE_SIZE);
|
|
|
|
spage = MSI_ADDR_BASE_LO >> PAGE_SHIFT;
|
|
|
|
|
|
|
|
dma_ops_reserve_addresses(dma_dom, spage, pages);
|
|
|
|
}
|
|
|
|
|
tree-wide: fix comment/printk typos
"gadget", "through", "command", "maintain", "maintain", "controller", "address",
"between", "initiali[zs]e", "instead", "function", "select", "already",
"equal", "access", "management", "hierarchy", "registration", "interest",
"relative", "memory", "offset", "already",
Signed-off-by: Uwe Kleine-König <u.kleine-koenig@pengutronix.de>
Signed-off-by: Jiri Kosina <jkosina@suse.cz>
2010-11-01 19:38:34 +00:00
|
|
|
/* Initialize the exclusion range if necessary */
|
2009-11-23 18:08:46 +00:00
|
|
|
for_each_iommu(iommu) {
|
|
|
|
if (iommu->exclusion_start &&
|
|
|
|
iommu->exclusion_start >= dma_dom->aperture[index]->offset
|
|
|
|
&& iommu->exclusion_start < dma_dom->aperture_size) {
|
|
|
|
unsigned long startpage;
|
|
|
|
int pages = iommu_num_pages(iommu->exclusion_start,
|
|
|
|
iommu->exclusion_length,
|
|
|
|
PAGE_SIZE);
|
|
|
|
startpage = iommu->exclusion_start >> PAGE_SHIFT;
|
|
|
|
dma_ops_reserve_addresses(dma_dom, startpage, pages);
|
|
|
|
}
|
2009-05-19 07:52:40 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Check for areas already mapped as present in the new aperture
|
|
|
|
* range and mark those pages as reserved in the allocator. Such
|
|
|
|
* mappings may already exist as a result of requested unity
|
|
|
|
* mappings for devices.
|
|
|
|
*/
|
|
|
|
for (i = dma_dom->aperture[index]->offset;
|
|
|
|
i < dma_dom->aperture_size;
|
|
|
|
i += PAGE_SIZE) {
|
2010-01-19 16:27:39 +00:00
|
|
|
u64 *pte = fetch_pte(&dma_dom->domain, i);
|
2009-05-19 07:52:40 +00:00
|
|
|
if (!pte || !IOMMU_PTE_PRESENT(*pte))
|
|
|
|
continue;
|
|
|
|
|
2011-10-11 15:41:32 +00:00
|
|
|
dma_ops_reserve_addresses(dma_dom, i >> PAGE_SHIFT, 1);
|
2009-05-19 07:52:40 +00:00
|
|
|
}
|
|
|
|
|
2009-09-02 14:00:23 +00:00
|
|
|
update_domain(&dma_dom->domain);
|
|
|
|
|
2009-05-18 14:38:55 +00:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
out_free:
|
2009-09-02 14:00:23 +00:00
|
|
|
update_domain(&dma_dom->domain);
|
|
|
|
|
2009-05-18 14:38:55 +00:00
|
|
|
free_page((unsigned long)dma_dom->aperture[index]->bitmap);
|
|
|
|
|
|
|
|
kfree(dma_dom->aperture[index]);
|
|
|
|
dma_dom->aperture[index] = NULL;
|
|
|
|
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
2009-05-15 10:30:05 +00:00
|
|
|
static unsigned long dma_ops_area_alloc(struct device *dev,
|
|
|
|
struct dma_ops_domain *dom,
|
|
|
|
unsigned int pages,
|
|
|
|
unsigned long align_mask,
|
|
|
|
u64 dma_mask,
|
|
|
|
unsigned long start)
|
|
|
|
{
|
2009-05-18 13:32:48 +00:00
|
|
|
unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
|
2009-05-15 10:30:05 +00:00
|
|
|
int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
|
|
|
|
int i = start >> APERTURE_RANGE_SHIFT;
|
|
|
|
unsigned long boundary_size;
|
|
|
|
unsigned long address = -1;
|
|
|
|
unsigned long limit;
|
|
|
|
|
2009-05-18 13:32:48 +00:00
|
|
|
next_bit >>= PAGE_SHIFT;
|
|
|
|
|
2009-05-15 10:30:05 +00:00
|
|
|
boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
|
|
|
|
PAGE_SIZE) >> PAGE_SHIFT;
|
|
|
|
|
|
|
|
for (;i < max_index; ++i) {
|
|
|
|
unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
|
|
|
|
|
|
|
|
if (dom->aperture[i]->offset >= dma_mask)
|
|
|
|
break;
|
|
|
|
|
|
|
|
limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
|
|
|
|
dma_mask >> PAGE_SHIFT);
|
|
|
|
|
|
|
|
address = iommu_area_alloc(dom->aperture[i]->bitmap,
|
|
|
|
limit, next_bit, pages, 0,
|
|
|
|
boundary_size, align_mask);
|
|
|
|
if (address != -1) {
|
|
|
|
address = dom->aperture[i]->offset +
|
|
|
|
(address << PAGE_SHIFT);
|
2009-05-18 13:32:48 +00:00
|
|
|
dom->next_address = address + (pages << PAGE_SHIFT);
|
2009-05-15 10:30:05 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
next_bit = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
return address;
|
|
|
|
}
|
|
|
|
|
2008-06-26 19:27:57 +00:00
|
|
|
static unsigned long dma_ops_alloc_addresses(struct device *dev,
|
|
|
|
struct dma_ops_domain *dom,
|
2008-09-04 17:18:02 +00:00
|
|
|
unsigned int pages,
|
2008-09-18 13:54:23 +00:00
|
|
|
unsigned long align_mask,
|
|
|
|
u64 dma_mask)
|
2008-06-26 19:27:57 +00:00
|
|
|
{
|
|
|
|
unsigned long address;
|
|
|
|
|
2009-05-22 10:27:53 +00:00
|
|
|
#ifdef CONFIG_IOMMU_STRESS
|
|
|
|
dom->next_address = 0;
|
|
|
|
dom->need_flush = true;
|
|
|
|
#endif
|
2008-06-26 19:27:57 +00:00
|
|
|
|
2009-05-15 10:30:05 +00:00
|
|
|
address = dma_ops_area_alloc(dev, dom, pages, align_mask,
|
2009-05-18 13:32:48 +00:00
|
|
|
dma_mask, dom->next_address);
|
2008-06-26 19:27:57 +00:00
|
|
|
|
2008-09-04 16:40:05 +00:00
|
|
|
if (address == -1) {
|
2009-05-18 13:32:48 +00:00
|
|
|
dom->next_address = 0;
|
2009-05-15 10:30:05 +00:00
|
|
|
address = dma_ops_area_alloc(dev, dom, pages, align_mask,
|
|
|
|
dma_mask, 0);
|
2008-09-04 16:40:05 +00:00
|
|
|
dom->need_flush = true;
|
|
|
|
}
|
2008-06-26 19:27:57 +00:00
|
|
|
|
2009-05-15 10:30:05 +00:00
|
|
|
if (unlikely(address == -1))
|
2009-11-15 12:19:53 +00:00
|
|
|
address = DMA_ERROR_CODE;
|
2008-06-26 19:27:57 +00:00
|
|
|
|
|
|
|
WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
|
|
|
|
|
|
|
|
return address;
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* The address free function.
|
|
|
|
*
|
|
|
|
* called with domain->lock held
|
|
|
|
*/
|
2008-06-26 19:27:57 +00:00
|
|
|
static void dma_ops_free_addresses(struct dma_ops_domain *dom,
|
|
|
|
unsigned long address,
|
|
|
|
unsigned int pages)
|
|
|
|
{
|
2009-05-15 10:30:05 +00:00
|
|
|
unsigned i = address >> APERTURE_RANGE_SHIFT;
|
|
|
|
struct aperture_range *range = dom->aperture[i];
|
2008-11-06 13:59:05 +00:00
|
|
|
|
2009-05-15 10:30:05 +00:00
|
|
|
BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
|
|
|
|
|
2009-05-22 10:40:54 +00:00
|
|
|
#ifdef CONFIG_IOMMU_STRESS
|
|
|
|
if (i < 4)
|
|
|
|
return;
|
|
|
|
#endif
|
2008-11-06 13:59:05 +00:00
|
|
|
|
2009-05-18 13:32:48 +00:00
|
|
|
if (address >= dom->next_address)
|
2008-11-06 13:59:05 +00:00
|
|
|
dom->need_flush = true;
|
2009-05-15 10:30:05 +00:00
|
|
|
|
|
|
|
address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
|
2009-05-18 13:32:48 +00:00
|
|
|
|
2009-12-16 00:48:28 +00:00
|
|
|
bitmap_clear(range->bitmap, address, pages);
|
2009-05-15 10:30:05 +00:00
|
|
|
|
2008-06-26 19:27:57 +00:00
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/****************************************************************************
|
|
|
|
*
|
|
|
|
* The next functions belong to the domain allocation. A domain is
|
|
|
|
* allocated for every IOMMU as the default domain. If device isolation
|
|
|
|
* is enabled, every device get its own domain. The most important thing
|
|
|
|
* about domains is the page table mapping the DMA address space they
|
|
|
|
* contain.
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
2009-11-20 15:44:01 +00:00
|
|
|
/*
|
|
|
|
* This function adds a protection domain to the global protection domain list
|
|
|
|
*/
|
|
|
|
static void add_domain_to_list(struct protection_domain *domain)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&amd_iommu_pd_lock, flags);
|
|
|
|
list_add(&domain->list, &amd_iommu_pd_list);
|
|
|
|
spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This function removes a protection domain to the global
|
|
|
|
* protection domain list
|
|
|
|
*/
|
|
|
|
static void del_domain_from_list(struct protection_domain *domain)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&amd_iommu_pd_lock, flags);
|
|
|
|
list_del(&domain->list);
|
|
|
|
spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
|
|
|
|
}
|
|
|
|
|
2008-06-26 19:27:58 +00:00
|
|
|
static u16 domain_id_alloc(void)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
int id;
|
|
|
|
|
|
|
|
write_lock_irqsave(&amd_iommu_devtable_lock, flags);
|
|
|
|
id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
|
|
|
|
BUG_ON(id == 0);
|
|
|
|
if (id > 0 && id < MAX_DOMAIN_ID)
|
|
|
|
__set_bit(id, amd_iommu_pd_alloc_bitmap);
|
|
|
|
else
|
|
|
|
id = 0;
|
|
|
|
write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
|
|
|
|
|
|
|
|
return id;
|
|
|
|
}
|
|
|
|
|
2008-12-02 17:28:53 +00:00
|
|
|
static void domain_id_free(int id)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
write_lock_irqsave(&amd_iommu_devtable_lock, flags);
|
|
|
|
if (id > 0 && id < MAX_DOMAIN_ID)
|
|
|
|
__clear_bit(id, amd_iommu_pd_alloc_bitmap);
|
|
|
|
write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
|
|
|
|
}
|
|
|
|
|
2013-06-20 18:22:58 +00:00
|
|
|
#define DEFINE_FREE_PT_FN(LVL, FN) \
|
|
|
|
static void free_pt_##LVL (unsigned long __pt) \
|
|
|
|
{ \
|
|
|
|
unsigned long p; \
|
|
|
|
u64 *pt; \
|
|
|
|
int i; \
|
|
|
|
\
|
|
|
|
pt = (u64 *)__pt; \
|
|
|
|
\
|
|
|
|
for (i = 0; i < 512; ++i) { \
|
|
|
|
if (!IOMMU_PTE_PRESENT(pt[i])) \
|
|
|
|
continue; \
|
|
|
|
\
|
|
|
|
p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
|
|
|
|
FN(p); \
|
|
|
|
} \
|
|
|
|
free_page((unsigned long)pt); \
|
|
|
|
}
|
|
|
|
|
|
|
|
DEFINE_FREE_PT_FN(l2, free_page)
|
|
|
|
DEFINE_FREE_PT_FN(l3, free_pt_l2)
|
|
|
|
DEFINE_FREE_PT_FN(l4, free_pt_l3)
|
|
|
|
DEFINE_FREE_PT_FN(l5, free_pt_l4)
|
|
|
|
DEFINE_FREE_PT_FN(l6, free_pt_l5)
|
|
|
|
|
2008-12-02 17:20:21 +00:00
|
|
|
static void free_pagetable(struct protection_domain *domain)
|
2008-06-26 19:27:58 +00:00
|
|
|
{
|
2013-06-20 18:22:58 +00:00
|
|
|
unsigned long root = (unsigned long)domain->pt_root;
|
2008-06-26 19:27:58 +00:00
|
|
|
|
2013-06-20 18:22:58 +00:00
|
|
|
switch (domain->mode) {
|
|
|
|
case PAGE_MODE_NONE:
|
|
|
|
break;
|
|
|
|
case PAGE_MODE_1_LEVEL:
|
|
|
|
free_page(root);
|
|
|
|
break;
|
|
|
|
case PAGE_MODE_2_LEVEL:
|
|
|
|
free_pt_l2(root);
|
|
|
|
break;
|
|
|
|
case PAGE_MODE_3_LEVEL:
|
|
|
|
free_pt_l3(root);
|
|
|
|
break;
|
|
|
|
case PAGE_MODE_4_LEVEL:
|
|
|
|
free_pt_l4(root);
|
|
|
|
break;
|
|
|
|
case PAGE_MODE_5_LEVEL:
|
|
|
|
free_pt_l5(root);
|
|
|
|
break;
|
|
|
|
case PAGE_MODE_6_LEVEL:
|
|
|
|
free_pt_l6(root);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
BUG();
|
2008-06-26 19:27:58 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-11-21 15:50:23 +00:00
|
|
|
static void free_gcr3_tbl_level1(u64 *tbl)
|
|
|
|
{
|
|
|
|
u64 *ptr;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < 512; ++i) {
|
|
|
|
if (!(tbl[i] & GCR3_VALID))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
ptr = __va(tbl[i] & PAGE_MASK);
|
|
|
|
|
|
|
|
free_page((unsigned long)ptr);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void free_gcr3_tbl_level2(u64 *tbl)
|
|
|
|
{
|
|
|
|
u64 *ptr;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < 512; ++i) {
|
|
|
|
if (!(tbl[i] & GCR3_VALID))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
ptr = __va(tbl[i] & PAGE_MASK);
|
|
|
|
|
|
|
|
free_gcr3_tbl_level1(ptr);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-11-17 16:24:28 +00:00
|
|
|
static void free_gcr3_table(struct protection_domain *domain)
|
|
|
|
{
|
2011-11-21 15:50:23 +00:00
|
|
|
if (domain->glx == 2)
|
|
|
|
free_gcr3_tbl_level2(domain->gcr3_tbl);
|
|
|
|
else if (domain->glx == 1)
|
|
|
|
free_gcr3_tbl_level1(domain->gcr3_tbl);
|
|
|
|
else if (domain->glx != 0)
|
|
|
|
BUG();
|
|
|
|
|
2011-11-17 16:24:28 +00:00
|
|
|
free_page((unsigned long)domain->gcr3_tbl);
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* Free a domain, only used if something went wrong in the
|
|
|
|
* allocation path and we need to free an already allocated page table
|
|
|
|
*/
|
2008-06-26 19:27:58 +00:00
|
|
|
static void dma_ops_domain_free(struct dma_ops_domain *dom)
|
|
|
|
{
|
2009-05-15 10:30:05 +00:00
|
|
|
int i;
|
|
|
|
|
2008-06-26 19:27:58 +00:00
|
|
|
if (!dom)
|
|
|
|
return;
|
|
|
|
|
2009-11-20 15:44:01 +00:00
|
|
|
del_domain_from_list(&dom->domain);
|
|
|
|
|
2008-12-02 17:20:21 +00:00
|
|
|
free_pagetable(&dom->domain);
|
2008-06-26 19:27:58 +00:00
|
|
|
|
2009-05-15 10:30:05 +00:00
|
|
|
for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
|
|
|
|
if (!dom->aperture[i])
|
|
|
|
continue;
|
|
|
|
free_page((unsigned long)dom->aperture[i]->bitmap);
|
|
|
|
kfree(dom->aperture[i]);
|
|
|
|
}
|
2008-06-26 19:27:58 +00:00
|
|
|
|
|
|
|
kfree(dom);
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* Allocates a new protection domain usable for the dma_ops functions.
|
tree-wide: fix comment/printk typos
"gadget", "through", "command", "maintain", "maintain", "controller", "address",
"between", "initiali[zs]e", "instead", "function", "select", "already",
"equal", "access", "management", "hierarchy", "registration", "interest",
"relative", "memory", "offset", "already",
Signed-off-by: Uwe Kleine-König <u.kleine-koenig@pengutronix.de>
Signed-off-by: Jiri Kosina <jkosina@suse.cz>
2010-11-01 19:38:34 +00:00
|
|
|
* It also initializes the page table and the address allocator data
|
2008-07-11 15:14:22 +00:00
|
|
|
* structures required for the dma_ops interface
|
|
|
|
*/
|
2009-11-24 16:26:43 +00:00
|
|
|
static struct dma_ops_domain *dma_ops_domain_alloc(void)
|
2008-06-26 19:27:58 +00:00
|
|
|
{
|
|
|
|
struct dma_ops_domain *dma_dom;
|
|
|
|
|
|
|
|
dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
|
|
|
|
if (!dma_dom)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
spin_lock_init(&dma_dom->domain.lock);
|
|
|
|
|
|
|
|
dma_dom->domain.id = domain_id_alloc();
|
|
|
|
if (dma_dom->domain.id == 0)
|
|
|
|
goto free_dma_dom;
|
2009-11-26 10:13:32 +00:00
|
|
|
INIT_LIST_HEAD(&dma_dom->domain.dev_list);
|
2009-09-02 14:55:24 +00:00
|
|
|
dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
|
2008-06-26 19:27:58 +00:00
|
|
|
dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
|
2008-12-02 16:46:25 +00:00
|
|
|
dma_dom->domain.flags = PD_DMA_OPS_MASK;
|
2008-06-26 19:27:58 +00:00
|
|
|
dma_dom->domain.priv = dma_dom;
|
|
|
|
if (!dma_dom->domain.pt_root)
|
|
|
|
goto free_dma_dom;
|
|
|
|
|
2008-09-04 16:40:05 +00:00
|
|
|
dma_dom->need_flush = false;
|
2008-09-11 08:24:48 +00:00
|
|
|
dma_dom->target_dev = 0xffff;
|
2008-09-04 16:40:05 +00:00
|
|
|
|
2009-11-20 15:44:01 +00:00
|
|
|
add_domain_to_list(&dma_dom->domain);
|
|
|
|
|
2009-11-23 18:08:46 +00:00
|
|
|
if (alloc_new_range(dma_dom, true, GFP_KERNEL))
|
2008-06-26 19:27:58 +00:00
|
|
|
goto free_dma_dom;
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
2008-06-26 19:27:58 +00:00
|
|
|
* mark the first page as allocated so we never return 0 as
|
|
|
|
* a valid dma-address. So we can use 0 as error value
|
2008-07-11 15:14:22 +00:00
|
|
|
*/
|
2009-05-15 10:30:05 +00:00
|
|
|
dma_dom->aperture[0]->bitmap[0] = 1;
|
2009-05-18 13:32:48 +00:00
|
|
|
dma_dom->next_address = 0;
|
2008-06-26 19:27:58 +00:00
|
|
|
|
|
|
|
|
|
|
|
return dma_dom;
|
|
|
|
|
|
|
|
free_dma_dom:
|
|
|
|
dma_ops_domain_free(dma_dom);
|
|
|
|
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2008-12-02 16:49:42 +00:00
|
|
|
/*
|
|
|
|
* little helper function to check whether a given protection domain is a
|
|
|
|
* dma_ops domain
|
|
|
|
*/
|
|
|
|
static bool dma_ops_domain(struct protection_domain *domain)
|
|
|
|
{
|
|
|
|
return domain->flags & PD_DMA_OPS_MASK;
|
|
|
|
}
|
|
|
|
|
2011-04-05 13:31:08 +00:00
|
|
|
static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
|
2008-06-26 19:27:59 +00:00
|
|
|
{
|
2011-11-17 13:18:46 +00:00
|
|
|
u64 pte_root = 0;
|
2011-11-09 11:06:03 +00:00
|
|
|
u64 flags = 0;
|
2008-12-02 16:56:36 +00:00
|
|
|
|
2011-11-17 13:18:46 +00:00
|
|
|
if (domain->mode != PAGE_MODE_NONE)
|
|
|
|
pte_root = virt_to_phys(domain->pt_root);
|
|
|
|
|
2008-09-11 08:38:32 +00:00
|
|
|
pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
|
|
|
|
<< DEV_ENTRY_MODE_SHIFT;
|
|
|
|
pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
|
2008-06-26 19:27:59 +00:00
|
|
|
|
2011-11-09 11:06:03 +00:00
|
|
|
flags = amd_iommu_dev_table[devid].data[1];
|
|
|
|
|
2011-04-05 13:31:08 +00:00
|
|
|
if (ats)
|
|
|
|
flags |= DTE_FLAG_IOTLB;
|
|
|
|
|
2011-11-17 16:24:28 +00:00
|
|
|
if (domain->flags & PD_IOMMUV2_MASK) {
|
|
|
|
u64 gcr3 = __pa(domain->gcr3_tbl);
|
|
|
|
u64 glx = domain->glx;
|
|
|
|
u64 tmp;
|
|
|
|
|
|
|
|
pte_root |= DTE_FLAG_GV;
|
|
|
|
pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
|
|
|
|
|
|
|
|
/* First mask out possible old values for GCR3 table */
|
|
|
|
tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
|
|
|
|
flags &= ~tmp;
|
|
|
|
|
|
|
|
tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
|
|
|
|
flags &= ~tmp;
|
|
|
|
|
|
|
|
/* Encode GCR3 table into DTE */
|
|
|
|
tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
|
|
|
|
pte_root |= tmp;
|
|
|
|
|
|
|
|
tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
|
|
|
|
flags |= tmp;
|
|
|
|
|
|
|
|
tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
|
|
|
|
flags |= tmp;
|
|
|
|
}
|
|
|
|
|
2011-11-09 11:06:03 +00:00
|
|
|
flags &= ~(0xffffUL);
|
|
|
|
flags |= domain->id;
|
|
|
|
|
|
|
|
amd_iommu_dev_table[devid].data[1] = flags;
|
|
|
|
amd_iommu_dev_table[devid].data[0] = pte_root;
|
2009-11-24 14:39:42 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void clear_dte_entry(u16 devid)
|
|
|
|
{
|
|
|
|
/* remove entry from the device table seen by the hardware */
|
|
|
|
amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
|
|
|
|
amd_iommu_dev_table[devid].data[1] = 0;
|
|
|
|
|
|
|
|
amd_iommu_apply_erratum_63(devid);
|
2009-11-26 13:49:59 +00:00
|
|
|
}
|
|
|
|
|
2011-06-09 15:25:50 +00:00
|
|
|
static void do_attach(struct iommu_dev_data *dev_data,
|
|
|
|
struct protection_domain *domain)
|
2009-11-26 13:49:59 +00:00
|
|
|
{
|
|
|
|
struct amd_iommu *iommu;
|
2011-06-09 15:25:50 +00:00
|
|
|
bool ats;
|
2011-04-05 13:31:08 +00:00
|
|
|
|
2011-06-09 15:25:50 +00:00
|
|
|
iommu = amd_iommu_rlookup_table[dev_data->devid];
|
|
|
|
ats = dev_data->ats.enabled;
|
2009-11-26 13:49:59 +00:00
|
|
|
|
|
|
|
/* Update data structures */
|
|
|
|
dev_data->domain = domain;
|
|
|
|
list_add(&dev_data->list, &domain->dev_list);
|
2011-06-09 10:55:35 +00:00
|
|
|
set_dte_entry(dev_data->devid, domain, ats);
|
2009-11-26 13:49:59 +00:00
|
|
|
|
|
|
|
/* Do reference counting */
|
|
|
|
domain->dev_iommu[iommu->index] += 1;
|
|
|
|
domain->dev_cnt += 1;
|
|
|
|
|
|
|
|
/* Flush the DTE entry */
|
2011-06-09 15:07:31 +00:00
|
|
|
device_flush_dte(dev_data);
|
2009-11-26 13:49:59 +00:00
|
|
|
}
|
|
|
|
|
2011-06-09 15:25:50 +00:00
|
|
|
static void do_detach(struct iommu_dev_data *dev_data)
|
2009-11-26 13:49:59 +00:00
|
|
|
{
|
|
|
|
struct amd_iommu *iommu;
|
|
|
|
|
2011-06-09 15:25:50 +00:00
|
|
|
iommu = amd_iommu_rlookup_table[dev_data->devid];
|
2009-11-24 14:39:42 +00:00
|
|
|
|
|
|
|
/* decrease reference counters */
|
2009-11-26 13:49:59 +00:00
|
|
|
dev_data->domain->dev_iommu[iommu->index] -= 1;
|
|
|
|
dev_data->domain->dev_cnt -= 1;
|
|
|
|
|
|
|
|
/* Update data structures */
|
|
|
|
dev_data->domain = NULL;
|
|
|
|
list_del(&dev_data->list);
|
2011-06-09 10:55:35 +00:00
|
|
|
clear_dte_entry(dev_data->devid);
|
2009-11-24 14:39:42 +00:00
|
|
|
|
2009-11-26 13:49:59 +00:00
|
|
|
/* Flush the DTE entry */
|
2011-06-09 15:07:31 +00:00
|
|
|
device_flush_dte(dev_data);
|
2009-09-03 15:14:57 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If a device is not yet associated with a domain, this function does
|
|
|
|
* assigns it visible for the hardware
|
|
|
|
*/
|
2011-06-09 15:25:50 +00:00
|
|
|
static int __attach_device(struct iommu_dev_data *dev_data,
|
2009-11-24 14:39:42 +00:00
|
|
|
struct protection_domain *domain)
|
2009-09-03 15:14:57 +00:00
|
|
|
{
|
2014-08-05 15:31:51 +00:00
|
|
|
struct iommu_dev_data *head, *entry;
|
2010-05-27 10:31:51 +00:00
|
|
|
int ret;
|
2009-11-23 14:26:46 +00:00
|
|
|
|
2009-09-03 15:14:57 +00:00
|
|
|
/* lock domain */
|
|
|
|
spin_lock(&domain->lock);
|
|
|
|
|
2014-08-05 15:31:51 +00:00
|
|
|
head = dev_data;
|
2009-11-24 14:39:42 +00:00
|
|
|
|
2014-08-05 15:31:51 +00:00
|
|
|
if (head->alias_data != NULL)
|
|
|
|
head = head->alias_data;
|
2009-09-01 10:07:08 +00:00
|
|
|
|
2014-08-05 15:31:51 +00:00
|
|
|
/* Now we have the root of the alias group, if any */
|
2009-11-24 14:39:42 +00:00
|
|
|
|
2014-08-05 15:31:51 +00:00
|
|
|
ret = -EBUSY;
|
|
|
|
if (head->domain != NULL)
|
|
|
|
goto out_unlock;
|
2009-11-24 14:39:42 +00:00
|
|
|
|
2014-08-05 15:31:51 +00:00
|
|
|
/* Attach alias group root */
|
|
|
|
do_attach(head, domain);
|
2009-09-01 10:07:08 +00:00
|
|
|
|
2014-08-05 15:31:51 +00:00
|
|
|
/* Attach other devices in the alias group */
|
|
|
|
list_for_each_entry(entry, &head->alias_list, alias_list)
|
|
|
|
do_attach(entry, domain);
|
2009-11-25 14:59:57 +00:00
|
|
|
|
2010-05-27 10:31:51 +00:00
|
|
|
ret = 0;
|
|
|
|
|
|
|
|
out_unlock:
|
|
|
|
|
2009-09-01 10:07:08 +00:00
|
|
|
/* ready */
|
|
|
|
spin_unlock(&domain->lock);
|
2009-11-24 14:39:42 +00:00
|
|
|
|
2010-05-27 10:31:51 +00:00
|
|
|
return ret;
|
2009-08-26 13:26:30 +00:00
|
|
|
}
|
2008-06-26 19:27:59 +00:00
|
|
|
|
2011-11-17 16:24:28 +00:00
|
|
|
|
|
|
|
static void pdev_iommuv2_disable(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
pci_disable_ats(pdev);
|
|
|
|
pci_disable_pri(pdev);
|
|
|
|
pci_disable_pasid(pdev);
|
|
|
|
}
|
|
|
|
|
2011-12-01 11:04:58 +00:00
|
|
|
/* FIXME: Change generic reset-function to do the same */
|
|
|
|
static int pri_reset_while_enabled(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
u16 control;
|
|
|
|
int pos;
|
|
|
|
|
2011-12-07 13:34:02 +00:00
|
|
|
pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
|
2011-12-01 11:04:58 +00:00
|
|
|
if (!pos)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2011-12-07 13:34:02 +00:00
|
|
|
pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
|
|
|
|
control |= PCI_PRI_CTRL_RESET;
|
|
|
|
pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
|
2011-12-01 11:04:58 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-11-17 16:24:28 +00:00
|
|
|
static int pdev_iommuv2_enable(struct pci_dev *pdev)
|
|
|
|
{
|
2011-12-01 11:04:58 +00:00
|
|
|
bool reset_enable;
|
|
|
|
int reqs, ret;
|
|
|
|
|
|
|
|
/* FIXME: Hardcode number of outstanding requests for now */
|
|
|
|
reqs = 32;
|
|
|
|
if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
|
|
|
|
reqs = 1;
|
|
|
|
reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
|
2011-11-17 16:24:28 +00:00
|
|
|
|
|
|
|
/* Only allow access to user-accessible pages */
|
|
|
|
ret = pci_enable_pasid(pdev, 0);
|
|
|
|
if (ret)
|
|
|
|
goto out_err;
|
|
|
|
|
|
|
|
/* First reset the PRI state of the device */
|
|
|
|
ret = pci_reset_pri(pdev);
|
|
|
|
if (ret)
|
|
|
|
goto out_err;
|
|
|
|
|
2011-12-01 11:04:58 +00:00
|
|
|
/* Enable PRI */
|
|
|
|
ret = pci_enable_pri(pdev, reqs);
|
2011-11-17 16:24:28 +00:00
|
|
|
if (ret)
|
|
|
|
goto out_err;
|
|
|
|
|
2011-12-01 11:04:58 +00:00
|
|
|
if (reset_enable) {
|
|
|
|
ret = pri_reset_while_enabled(pdev);
|
|
|
|
if (ret)
|
|
|
|
goto out_err;
|
|
|
|
}
|
|
|
|
|
2011-11-17 16:24:28 +00:00
|
|
|
ret = pci_enable_ats(pdev, PAGE_SHIFT);
|
|
|
|
if (ret)
|
|
|
|
goto out_err;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
out_err:
|
|
|
|
pci_disable_pri(pdev);
|
|
|
|
pci_disable_pasid(pdev);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2011-11-21 17:19:25 +00:00
|
|
|
/* FIXME: Move this to PCI code */
|
2012-04-12 10:49:26 +00:00
|
|
|
#define PCI_PRI_TLP_OFF (1 << 15)
|
2011-11-21 17:19:25 +00:00
|
|
|
|
2012-07-06 11:28:37 +00:00
|
|
|
static bool pci_pri_tlp_required(struct pci_dev *pdev)
|
2011-11-21 17:19:25 +00:00
|
|
|
{
|
2012-04-12 10:49:26 +00:00
|
|
|
u16 status;
|
2011-11-21 17:19:25 +00:00
|
|
|
int pos;
|
|
|
|
|
2011-12-07 13:34:02 +00:00
|
|
|
pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
|
2011-11-21 17:19:25 +00:00
|
|
|
if (!pos)
|
|
|
|
return false;
|
|
|
|
|
2012-04-12 10:49:26 +00:00
|
|
|
pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
|
2011-11-21 17:19:25 +00:00
|
|
|
|
2012-04-12 10:49:26 +00:00
|
|
|
return (status & PCI_PRI_TLP_OFF) ? true : false;
|
2011-11-21 17:19:25 +00:00
|
|
|
}
|
|
|
|
|
2009-09-02 14:07:00 +00:00
|
|
|
/*
|
2012-08-27 17:21:04 +00:00
|
|
|
* If a device is not yet associated with a domain, this function
|
2009-09-02 14:07:00 +00:00
|
|
|
* assigns it visible for the hardware
|
|
|
|
*/
|
2009-11-24 14:39:42 +00:00
|
|
|
static int attach_device(struct device *dev,
|
|
|
|
struct protection_domain *domain)
|
2009-08-26 13:26:30 +00:00
|
|
|
{
|
2011-04-05 13:31:08 +00:00
|
|
|
struct pci_dev *pdev = to_pci_dev(dev);
|
2011-06-09 10:56:30 +00:00
|
|
|
struct iommu_dev_data *dev_data;
|
2009-09-01 10:07:08 +00:00
|
|
|
unsigned long flags;
|
2009-11-24 14:39:42 +00:00
|
|
|
int ret;
|
2009-09-01 10:07:08 +00:00
|
|
|
|
2011-06-09 10:56:30 +00:00
|
|
|
dev_data = get_dev_data(dev);
|
|
|
|
|
2011-11-17 16:24:28 +00:00
|
|
|
if (domain->flags & PD_IOMMUV2_MASK) {
|
|
|
|
if (!dev_data->iommu_v2 || !dev_data->passthrough)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
if (pdev_iommuv2_enable(pdev) != 0)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
dev_data->ats.enabled = true;
|
|
|
|
dev_data->ats.qdep = pci_ats_queue_depth(pdev);
|
2011-11-21 17:19:25 +00:00
|
|
|
dev_data->pri_tlp = pci_pri_tlp_required(pdev);
|
2011-11-17 16:24:28 +00:00
|
|
|
} else if (amd_iommu_iotlb_sup &&
|
|
|
|
pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
|
2011-06-09 10:56:30 +00:00
|
|
|
dev_data->ats.enabled = true;
|
|
|
|
dev_data->ats.qdep = pci_ats_queue_depth(pdev);
|
|
|
|
}
|
2011-04-05 13:31:08 +00:00
|
|
|
|
2009-09-01 10:07:08 +00:00
|
|
|
write_lock_irqsave(&amd_iommu_devtable_lock, flags);
|
2011-06-09 15:25:50 +00:00
|
|
|
ret = __attach_device(dev_data, domain);
|
2008-06-26 19:27:59 +00:00
|
|
|
write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
|
|
|
|
|
2009-08-26 13:26:30 +00:00
|
|
|
/*
|
|
|
|
* We might boot into a crash-kernel here. The crashed kernel
|
|
|
|
* left the caches in the IOMMU dirty. So we have to flush
|
|
|
|
* here to evict all dirty stuff.
|
|
|
|
*/
|
2011-04-06 16:01:35 +00:00
|
|
|
domain_flush_tlb_pde(domain);
|
2009-11-24 14:39:42 +00:00
|
|
|
|
|
|
|
return ret;
|
2008-06-26 19:27:59 +00:00
|
|
|
}
|
|
|
|
|
2008-12-08 11:02:41 +00:00
|
|
|
/*
|
|
|
|
* Removes a device from a protection domain (unlocked)
|
|
|
|
*/
|
2011-06-09 15:25:50 +00:00
|
|
|
static void __detach_device(struct iommu_dev_data *dev_data)
|
2008-12-08 11:02:41 +00:00
|
|
|
{
|
2014-08-05 15:31:51 +00:00
|
|
|
struct iommu_dev_data *head, *entry;
|
2010-01-22 15:45:31 +00:00
|
|
|
struct protection_domain *domain;
|
2009-11-26 10:13:32 +00:00
|
|
|
unsigned long flags;
|
2009-11-20 13:57:32 +00:00
|
|
|
|
2009-11-26 13:49:59 +00:00
|
|
|
BUG_ON(!dev_data->domain);
|
2008-12-08 11:02:41 +00:00
|
|
|
|
2010-01-22 15:45:31 +00:00
|
|
|
domain = dev_data->domain;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&domain->lock, flags);
|
2009-11-25 14:59:57 +00:00
|
|
|
|
2014-08-05 15:31:51 +00:00
|
|
|
head = dev_data;
|
|
|
|
if (head->alias_data != NULL)
|
|
|
|
head = head->alias_data;
|
2011-06-09 17:03:15 +00:00
|
|
|
|
2014-08-05 15:31:51 +00:00
|
|
|
list_for_each_entry(entry, &head->alias_list, alias_list)
|
|
|
|
do_detach(entry);
|
2009-11-25 14:59:57 +00:00
|
|
|
|
2014-08-05 15:31:51 +00:00
|
|
|
do_detach(head);
|
2009-11-26 13:49:59 +00:00
|
|
|
|
2010-01-22 15:45:31 +00:00
|
|
|
spin_unlock_irqrestore(&domain->lock, flags);
|
2009-09-01 09:59:42 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* If we run in passthrough mode the device must be assigned to the
|
2010-01-22 16:55:27 +00:00
|
|
|
* passthrough domain if it is detached from any other domain.
|
|
|
|
* Make sure we can deassign from the pt_domain itself.
|
2009-09-01 09:59:42 +00:00
|
|
|
*/
|
2011-12-01 14:49:45 +00:00
|
|
|
if (dev_data->passthrough &&
|
2010-01-22 16:55:27 +00:00
|
|
|
(dev_data->domain == NULL && domain != pt_domain))
|
2011-06-09 15:25:50 +00:00
|
|
|
__attach_device(dev_data, pt_domain);
|
2008-12-08 11:02:41 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Removes a device from a protection domain (with devtable_lock held)
|
|
|
|
*/
|
2009-11-24 14:39:42 +00:00
|
|
|
static void detach_device(struct device *dev)
|
2008-12-08 11:02:41 +00:00
|
|
|
{
|
2011-11-17 16:24:28 +00:00
|
|
|
struct protection_domain *domain;
|
2011-06-09 10:56:30 +00:00
|
|
|
struct iommu_dev_data *dev_data;
|
2008-12-08 11:02:41 +00:00
|
|
|
unsigned long flags;
|
|
|
|
|
2011-06-09 15:25:50 +00:00
|
|
|
dev_data = get_dev_data(dev);
|
2011-11-17 16:24:28 +00:00
|
|
|
domain = dev_data->domain;
|
2011-06-09 15:25:50 +00:00
|
|
|
|
2008-12-08 11:02:41 +00:00
|
|
|
/* lock device table */
|
|
|
|
write_lock_irqsave(&amd_iommu_devtable_lock, flags);
|
2011-06-09 15:25:50 +00:00
|
|
|
__detach_device(dev_data);
|
2008-12-08 11:02:41 +00:00
|
|
|
write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
|
2011-04-05 13:31:08 +00:00
|
|
|
|
2011-11-17 16:24:28 +00:00
|
|
|
if (domain->flags & PD_IOMMUV2_MASK)
|
|
|
|
pdev_iommuv2_disable(to_pci_dev(dev));
|
|
|
|
else if (dev_data->ats.enabled)
|
2011-06-09 10:56:30 +00:00
|
|
|
pci_disable_ats(to_pci_dev(dev));
|
2011-11-17 16:24:28 +00:00
|
|
|
|
|
|
|
dev_data->ats.enabled = false;
|
2008-12-08 11:02:41 +00:00
|
|
|
}
|
2008-12-10 17:27:25 +00:00
|
|
|
|
2009-11-24 14:39:42 +00:00
|
|
|
/*
|
|
|
|
* Find out the protection domain structure for a given PCI device. This
|
|
|
|
* will give us the pointer to the page table root for example.
|
|
|
|
*/
|
|
|
|
static struct protection_domain *domain_for_device(struct device *dev)
|
|
|
|
{
|
2011-06-09 17:03:15 +00:00
|
|
|
struct iommu_dev_data *dev_data;
|
2011-06-09 15:48:39 +00:00
|
|
|
struct protection_domain *dom = NULL;
|
2009-11-24 14:39:42 +00:00
|
|
|
unsigned long flags;
|
|
|
|
|
2009-11-23 14:26:46 +00:00
|
|
|
dev_data = get_dev_data(dev);
|
2009-11-24 14:39:42 +00:00
|
|
|
|
2011-06-09 15:48:39 +00:00
|
|
|
if (dev_data->domain)
|
|
|
|
return dev_data->domain;
|
2009-11-24 14:39:42 +00:00
|
|
|
|
2011-06-09 17:03:15 +00:00
|
|
|
if (dev_data->alias_data != NULL) {
|
|
|
|
struct iommu_dev_data *alias_data = dev_data->alias_data;
|
2011-06-09 15:48:39 +00:00
|
|
|
|
|
|
|
read_lock_irqsave(&amd_iommu_devtable_lock, flags);
|
|
|
|
if (alias_data->domain != NULL) {
|
|
|
|
__attach_device(dev_data, alias_data->domain);
|
|
|
|
dom = alias_data->domain;
|
|
|
|
}
|
|
|
|
read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
|
|
|
|
}
|
2009-11-24 14:39:42 +00:00
|
|
|
|
|
|
|
return dom;
|
|
|
|
}
|
|
|
|
|
2008-12-10 17:27:25 +00:00
|
|
|
static int device_change_notifier(struct notifier_block *nb,
|
|
|
|
unsigned long action, void *data)
|
|
|
|
{
|
|
|
|
struct dma_ops_domain *dma_domain;
|
2011-12-01 14:49:45 +00:00
|
|
|
struct protection_domain *domain;
|
|
|
|
struct iommu_dev_data *dev_data;
|
|
|
|
struct device *dev = data;
|
2008-12-10 17:27:25 +00:00
|
|
|
struct amd_iommu *iommu;
|
2008-12-10 18:33:26 +00:00
|
|
|
unsigned long flags;
|
2011-12-01 14:49:45 +00:00
|
|
|
u16 devid;
|
2008-12-10 17:27:25 +00:00
|
|
|
|
2009-11-24 16:19:23 +00:00
|
|
|
if (!check_device(dev))
|
|
|
|
return 0;
|
2008-12-10 17:27:25 +00:00
|
|
|
|
2011-12-01 14:49:45 +00:00
|
|
|
devid = get_device_id(dev);
|
|
|
|
iommu = amd_iommu_rlookup_table[devid];
|
|
|
|
dev_data = get_dev_data(dev);
|
2008-12-10 17:27:25 +00:00
|
|
|
|
|
|
|
switch (action) {
|
2009-05-21 07:56:58 +00:00
|
|
|
case BUS_NOTIFY_UNBOUND_DRIVER:
|
2009-11-23 14:26:46 +00:00
|
|
|
|
|
|
|
domain = domain_for_device(dev);
|
|
|
|
|
2008-12-10 17:27:25 +00:00
|
|
|
if (!domain)
|
|
|
|
goto out;
|
2011-12-01 14:49:45 +00:00
|
|
|
if (dev_data->passthrough)
|
2009-09-01 10:22:22 +00:00
|
|
|
break;
|
2009-11-24 14:39:42 +00:00
|
|
|
detach_device(dev);
|
2008-12-10 18:33:26 +00:00
|
|
|
break;
|
|
|
|
case BUS_NOTIFY_ADD_DEVICE:
|
2009-11-23 14:26:46 +00:00
|
|
|
|
|
|
|
iommu_init_device(dev);
|
2014-09-19 16:03:13 +00:00
|
|
|
init_iommu_group(dev);
|
2009-11-23 14:26:46 +00:00
|
|
|
|
2012-07-19 11:42:54 +00:00
|
|
|
/*
|
|
|
|
* dev_data is still NULL and
|
|
|
|
* got initialized in iommu_init_device
|
|
|
|
*/
|
|
|
|
dev_data = get_dev_data(dev);
|
|
|
|
|
|
|
|
if (iommu_pass_through || dev_data->iommu_v2) {
|
|
|
|
dev_data->passthrough = true;
|
|
|
|
attach_device(dev, pt_domain);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2009-11-23 14:26:46 +00:00
|
|
|
domain = domain_for_device(dev);
|
|
|
|
|
2008-12-10 18:33:26 +00:00
|
|
|
/* allocate a protection domain if a device is added */
|
|
|
|
dma_domain = find_protection_domain(devid);
|
2013-03-26 21:48:23 +00:00
|
|
|
if (!dma_domain) {
|
|
|
|
dma_domain = dma_ops_domain_alloc();
|
|
|
|
if (!dma_domain)
|
|
|
|
goto out;
|
|
|
|
dma_domain->target_dev = devid;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&iommu_pd_list_lock, flags);
|
|
|
|
list_add_tail(&dma_domain->list, &iommu_pd_list);
|
|
|
|
spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
|
|
|
|
}
|
2012-06-21 12:52:40 +00:00
|
|
|
|
2012-07-19 11:42:54 +00:00
|
|
|
dev->archdata.dma_ops = &amd_iommu_dma_ops;
|
2012-06-21 12:52:40 +00:00
|
|
|
|
2008-12-10 17:27:25 +00:00
|
|
|
break;
|
2009-11-23 14:26:46 +00:00
|
|
|
case BUS_NOTIFY_DEL_DEVICE:
|
|
|
|
|
|
|
|
iommu_uninit_device(dev);
|
|
|
|
|
2008-12-10 17:27:25 +00:00
|
|
|
default:
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
iommu_completion_wait(iommu);
|
|
|
|
|
|
|
|
out:
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-07-01 14:23:14 +00:00
|
|
|
static struct notifier_block device_nb = {
|
2008-12-10 17:27:25 +00:00
|
|
|
.notifier_call = device_change_notifier,
|
|
|
|
};
|
2008-12-08 11:02:41 +00:00
|
|
|
|
2009-12-10 10:12:25 +00:00
|
|
|
void amd_iommu_init_notifier(void)
|
|
|
|
{
|
|
|
|
bus_register_notifier(&pci_bus_type, &device_nb);
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*****************************************************************************
|
|
|
|
*
|
|
|
|
* The next functions belong to the dma_ops mapping/unmapping code.
|
|
|
|
*
|
|
|
|
*****************************************************************************/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* In the dma_ops path we only have the struct device. This function
|
|
|
|
* finds the corresponding IOMMU, the protection domain and the
|
|
|
|
* requestor id for a given device.
|
|
|
|
* If the device is not yet associated with a domain this is also done
|
|
|
|
* in this function.
|
|
|
|
*/
|
2009-11-24 15:40:02 +00:00
|
|
|
static struct protection_domain *get_domain(struct device *dev)
|
2008-06-26 19:27:59 +00:00
|
|
|
{
|
2009-11-24 15:40:02 +00:00
|
|
|
struct protection_domain *domain;
|
2008-06-26 19:27:59 +00:00
|
|
|
struct dma_ops_domain *dma_dom;
|
2009-11-24 15:40:02 +00:00
|
|
|
u16 devid = get_device_id(dev);
|
2008-06-26 19:27:59 +00:00
|
|
|
|
2009-11-23 15:52:56 +00:00
|
|
|
if (!check_device(dev))
|
2009-11-24 15:40:02 +00:00
|
|
|
return ERR_PTR(-EINVAL);
|
2008-06-26 19:27:59 +00:00
|
|
|
|
2009-11-24 15:40:02 +00:00
|
|
|
domain = domain_for_device(dev);
|
|
|
|
if (domain != NULL && !dma_ops_domain(domain))
|
|
|
|
return ERR_PTR(-EBUSY);
|
2009-11-23 15:52:56 +00:00
|
|
|
|
2009-11-24 15:40:02 +00:00
|
|
|
if (domain != NULL)
|
|
|
|
return domain;
|
2008-06-26 19:27:59 +00:00
|
|
|
|
2012-08-27 17:21:04 +00:00
|
|
|
/* Device not bound yet - bind it */
|
2009-11-24 15:40:02 +00:00
|
|
|
dma_dom = find_protection_domain(devid);
|
2009-11-24 14:39:42 +00:00
|
|
|
if (!dma_dom)
|
2009-11-24 15:40:02 +00:00
|
|
|
dma_dom = amd_iommu_rlookup_table[devid]->default_dom;
|
|
|
|
attach_device(dev, &dma_dom->domain);
|
2009-11-24 14:39:42 +00:00
|
|
|
DUMP_printk("Using protection domain %d for device %s\n",
|
2009-11-24 15:40:02 +00:00
|
|
|
dma_dom->domain.id, dev_name(dev));
|
2008-11-25 11:56:12 +00:00
|
|
|
|
2009-11-24 15:40:02 +00:00
|
|
|
return &dma_dom->domain;
|
2008-06-26 19:27:59 +00:00
|
|
|
}
|
|
|
|
|
2009-09-02 14:00:23 +00:00
|
|
|
static void update_device_table(struct protection_domain *domain)
|
|
|
|
{
|
2009-11-27 12:25:47 +00:00
|
|
|
struct iommu_dev_data *dev_data;
|
2009-09-02 14:00:23 +00:00
|
|
|
|
2011-06-09 10:56:30 +00:00
|
|
|
list_for_each_entry(dev_data, &domain->dev_list, list)
|
|
|
|
set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
|
2009-09-02 14:00:23 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void update_domain(struct protection_domain *domain)
|
|
|
|
{
|
|
|
|
if (!domain->updated)
|
|
|
|
return;
|
|
|
|
|
|
|
|
update_device_table(domain);
|
2011-04-06 16:01:35 +00:00
|
|
|
|
|
|
|
domain_flush_devices(domain);
|
|
|
|
domain_flush_tlb_pde(domain);
|
2009-09-02 14:00:23 +00:00
|
|
|
|
|
|
|
domain->updated = false;
|
|
|
|
}
|
|
|
|
|
2009-05-12 10:02:46 +00:00
|
|
|
/*
|
|
|
|
* This function fetches the PTE for a given address in the aperture
|
|
|
|
*/
|
|
|
|
static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
|
|
|
|
unsigned long address)
|
|
|
|
{
|
2009-05-15 10:30:05 +00:00
|
|
|
struct aperture_range *aperture;
|
2009-05-12 10:02:46 +00:00
|
|
|
u64 *pte, *pte_page;
|
|
|
|
|
2009-05-15 10:30:05 +00:00
|
|
|
aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
|
|
|
|
if (!aperture)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
|
2009-05-12 10:02:46 +00:00
|
|
|
if (!pte) {
|
2010-01-15 13:41:15 +00:00
|
|
|
pte = alloc_pte(&dom->domain, address, PAGE_SIZE, &pte_page,
|
2009-09-03 09:33:51 +00:00
|
|
|
GFP_ATOMIC);
|
2009-05-15 10:30:05 +00:00
|
|
|
aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
|
|
|
|
} else
|
2009-09-02 15:30:00 +00:00
|
|
|
pte += PM_LEVEL_INDEX(0, address);
|
2009-05-12 10:02:46 +00:00
|
|
|
|
2009-09-02 14:00:23 +00:00
|
|
|
update_domain(&dom->domain);
|
2009-05-12 10:02:46 +00:00
|
|
|
|
|
|
|
return pte;
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* This is the generic map function. It maps one 4kb page at paddr to
|
|
|
|
* the given address in the DMA address space for the domain.
|
|
|
|
*/
|
2009-11-23 17:44:42 +00:00
|
|
|
static dma_addr_t dma_ops_domain_map(struct dma_ops_domain *dom,
|
2008-06-26 19:28:00 +00:00
|
|
|
unsigned long address,
|
|
|
|
phys_addr_t paddr,
|
|
|
|
int direction)
|
|
|
|
{
|
|
|
|
u64 *pte, __pte;
|
|
|
|
|
|
|
|
WARN_ON(address > dom->aperture_size);
|
|
|
|
|
|
|
|
paddr &= PAGE_MASK;
|
|
|
|
|
2009-05-12 10:02:46 +00:00
|
|
|
pte = dma_ops_get_pte(dom, address);
|
2009-05-12 10:17:38 +00:00
|
|
|
if (!pte)
|
2009-11-15 12:19:53 +00:00
|
|
|
return DMA_ERROR_CODE;
|
2008-06-26 19:28:00 +00:00
|
|
|
|
|
|
|
__pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
|
|
|
|
|
|
|
|
if (direction == DMA_TO_DEVICE)
|
|
|
|
__pte |= IOMMU_PTE_IR;
|
|
|
|
else if (direction == DMA_FROM_DEVICE)
|
|
|
|
__pte |= IOMMU_PTE_IW;
|
|
|
|
else if (direction == DMA_BIDIRECTIONAL)
|
|
|
|
__pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
|
|
|
|
|
|
|
|
WARN_ON(*pte);
|
|
|
|
|
|
|
|
*pte = __pte;
|
|
|
|
|
|
|
|
return (dma_addr_t)address;
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* The generic unmapping function for on page in the DMA address space.
|
|
|
|
*/
|
2009-11-23 17:44:42 +00:00
|
|
|
static void dma_ops_domain_unmap(struct dma_ops_domain *dom,
|
2008-06-26 19:28:00 +00:00
|
|
|
unsigned long address)
|
|
|
|
{
|
2009-05-15 10:30:05 +00:00
|
|
|
struct aperture_range *aperture;
|
2008-06-26 19:28:00 +00:00
|
|
|
u64 *pte;
|
|
|
|
|
|
|
|
if (address >= dom->aperture_size)
|
|
|
|
return;
|
|
|
|
|
2009-05-15 10:30:05 +00:00
|
|
|
aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
|
|
|
|
if (!aperture)
|
|
|
|
return;
|
|
|
|
|
|
|
|
pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
|
|
|
|
if (!pte)
|
|
|
|
return;
|
2008-06-26 19:28:00 +00:00
|
|
|
|
2009-09-02 15:30:00 +00:00
|
|
|
pte += PM_LEVEL_INDEX(0, address);
|
2008-06-26 19:28:00 +00:00
|
|
|
|
|
|
|
WARN_ON(!*pte);
|
|
|
|
|
|
|
|
*pte = 0ULL;
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* This function contains common code for mapping of a physically
|
2008-12-08 13:25:39 +00:00
|
|
|
* contiguous memory region into DMA address space. It is used by all
|
|
|
|
* mapping functions provided with this IOMMU driver.
|
2008-07-11 15:14:22 +00:00
|
|
|
* Must be called with the domain lock held.
|
|
|
|
*/
|
2008-06-26 19:28:00 +00:00
|
|
|
static dma_addr_t __map_single(struct device *dev,
|
|
|
|
struct dma_ops_domain *dma_dom,
|
|
|
|
phys_addr_t paddr,
|
|
|
|
size_t size,
|
2008-09-04 17:18:02 +00:00
|
|
|
int dir,
|
2008-09-18 13:54:23 +00:00
|
|
|
bool align,
|
|
|
|
u64 dma_mask)
|
2008-06-26 19:28:00 +00:00
|
|
|
{
|
|
|
|
dma_addr_t offset = paddr & ~PAGE_MASK;
|
2009-05-12 10:17:38 +00:00
|
|
|
dma_addr_t address, start, ret;
|
2008-06-26 19:28:00 +00:00
|
|
|
unsigned int pages;
|
2008-09-04 17:18:02 +00:00
|
|
|
unsigned long align_mask = 0;
|
2008-06-26 19:28:00 +00:00
|
|
|
int i;
|
|
|
|
|
2008-10-16 05:02:11 +00:00
|
|
|
pages = iommu_num_pages(paddr, size, PAGE_SIZE);
|
2008-06-26 19:28:00 +00:00
|
|
|
paddr &= PAGE_MASK;
|
|
|
|
|
2008-12-12 15:13:04 +00:00
|
|
|
INC_STATS_COUNTER(total_map_requests);
|
|
|
|
|
2008-12-12 14:42:39 +00:00
|
|
|
if (pages > 1)
|
|
|
|
INC_STATS_COUNTER(cross_page);
|
|
|
|
|
2008-09-04 17:18:02 +00:00
|
|
|
if (align)
|
|
|
|
align_mask = (1UL << get_order(size)) - 1;
|
|
|
|
|
2009-05-19 08:23:15 +00:00
|
|
|
retry:
|
2008-09-18 13:54:23 +00:00
|
|
|
address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
|
|
|
|
dma_mask);
|
2009-11-15 12:19:53 +00:00
|
|
|
if (unlikely(address == DMA_ERROR_CODE)) {
|
2009-05-19 08:23:15 +00:00
|
|
|
/*
|
|
|
|
* setting next_address here will let the address
|
|
|
|
* allocator only scan the new allocated range in the
|
|
|
|
* first run. This is a small optimization.
|
|
|
|
*/
|
|
|
|
dma_dom->next_address = dma_dom->aperture_size;
|
|
|
|
|
2009-11-23 18:08:46 +00:00
|
|
|
if (alloc_new_range(dma_dom, false, GFP_ATOMIC))
|
2009-05-19 08:23:15 +00:00
|
|
|
goto out;
|
|
|
|
|
|
|
|
/*
|
tree-wide: fix assorted typos all over the place
That is "success", "unknown", "through", "performance", "[re|un]mapping"
, "access", "default", "reasonable", "[con]currently", "temperature"
, "channel", "[un]used", "application", "example","hierarchy", "therefore"
, "[over|under]flow", "contiguous", "threshold", "enough" and others.
Signed-off-by: André Goddard Rosa <andre.goddard@gmail.com>
Signed-off-by: Jiri Kosina <jkosina@suse.cz>
2009-11-14 15:09:05 +00:00
|
|
|
* aperture was successfully enlarged by 128 MB, try
|
2009-05-19 08:23:15 +00:00
|
|
|
* allocation again
|
|
|
|
*/
|
|
|
|
goto retry;
|
|
|
|
}
|
2008-06-26 19:28:00 +00:00
|
|
|
|
|
|
|
start = address;
|
|
|
|
for (i = 0; i < pages; ++i) {
|
2009-11-23 17:44:42 +00:00
|
|
|
ret = dma_ops_domain_map(dma_dom, start, paddr, dir);
|
2009-11-15 12:19:53 +00:00
|
|
|
if (ret == DMA_ERROR_CODE)
|
2009-05-12 10:17:38 +00:00
|
|
|
goto out_unmap;
|
|
|
|
|
2008-06-26 19:28:00 +00:00
|
|
|
paddr += PAGE_SIZE;
|
|
|
|
start += PAGE_SIZE;
|
|
|
|
}
|
|
|
|
address += offset;
|
|
|
|
|
2008-12-12 14:57:30 +00:00
|
|
|
ADD_STATS_COUNTER(alloced_io_mem, size);
|
|
|
|
|
2008-09-19 16:23:30 +00:00
|
|
|
if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
|
2011-04-06 16:01:35 +00:00
|
|
|
domain_flush_tlb(&dma_dom->domain);
|
2008-09-04 16:40:05 +00:00
|
|
|
dma_dom->need_flush = false;
|
2009-11-23 17:32:38 +00:00
|
|
|
} else if (unlikely(amd_iommu_np_cache))
|
2011-04-06 16:01:35 +00:00
|
|
|
domain_flush_pages(&dma_dom->domain, address, size);
|
2008-09-04 13:49:46 +00:00
|
|
|
|
2008-06-26 19:28:00 +00:00
|
|
|
out:
|
|
|
|
return address;
|
2009-05-12 10:17:38 +00:00
|
|
|
|
|
|
|
out_unmap:
|
|
|
|
|
|
|
|
for (--i; i >= 0; --i) {
|
|
|
|
start -= PAGE_SIZE;
|
2009-11-23 17:44:42 +00:00
|
|
|
dma_ops_domain_unmap(dma_dom, start);
|
2009-05-12 10:17:38 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
dma_ops_free_addresses(dma_dom, address, pages);
|
|
|
|
|
2009-11-15 12:19:53 +00:00
|
|
|
return DMA_ERROR_CODE;
|
2008-06-26 19:28:00 +00:00
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* Does the reverse of the __map_single function. Must be called with
|
|
|
|
* the domain lock held too
|
|
|
|
*/
|
2009-11-23 18:33:56 +00:00
|
|
|
static void __unmap_single(struct dma_ops_domain *dma_dom,
|
2008-06-26 19:28:00 +00:00
|
|
|
dma_addr_t dma_addr,
|
|
|
|
size_t size,
|
|
|
|
int dir)
|
|
|
|
{
|
2010-09-23 14:12:48 +00:00
|
|
|
dma_addr_t flush_addr;
|
2008-06-26 19:28:00 +00:00
|
|
|
dma_addr_t i, start;
|
|
|
|
unsigned int pages;
|
|
|
|
|
2009-11-15 12:19:53 +00:00
|
|
|
if ((dma_addr == DMA_ERROR_CODE) ||
|
2008-12-08 13:40:26 +00:00
|
|
|
(dma_addr + size > dma_dom->aperture_size))
|
2008-06-26 19:28:00 +00:00
|
|
|
return;
|
|
|
|
|
2010-09-23 14:12:48 +00:00
|
|
|
flush_addr = dma_addr;
|
2008-10-16 05:02:11 +00:00
|
|
|
pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
|
2008-06-26 19:28:00 +00:00
|
|
|
dma_addr &= PAGE_MASK;
|
|
|
|
start = dma_addr;
|
|
|
|
|
|
|
|
for (i = 0; i < pages; ++i) {
|
2009-11-23 17:44:42 +00:00
|
|
|
dma_ops_domain_unmap(dma_dom, start);
|
2008-06-26 19:28:00 +00:00
|
|
|
start += PAGE_SIZE;
|
|
|
|
}
|
|
|
|
|
2008-12-12 14:57:30 +00:00
|
|
|
SUB_STATS_COUNTER(alloced_io_mem, size);
|
|
|
|
|
2008-06-26 19:28:00 +00:00
|
|
|
dma_ops_free_addresses(dma_dom, dma_addr, pages);
|
2008-09-04 13:49:46 +00:00
|
|
|
|
2008-11-06 13:59:05 +00:00
|
|
|
if (amd_iommu_unmap_flush || dma_dom->need_flush) {
|
2011-04-06 16:01:35 +00:00
|
|
|
domain_flush_pages(&dma_dom->domain, flush_addr, size);
|
2008-11-06 13:59:05 +00:00
|
|
|
dma_dom->need_flush = false;
|
|
|
|
}
|
2008-06-26 19:28:00 +00:00
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* The exported map_single function for dma_ops.
|
|
|
|
*/
|
2009-01-05 14:47:25 +00:00
|
|
|
static dma_addr_t map_page(struct device *dev, struct page *page,
|
|
|
|
unsigned long offset, size_t size,
|
|
|
|
enum dma_data_direction dir,
|
|
|
|
struct dma_attrs *attrs)
|
2008-06-26 19:28:01 +00:00
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
struct protection_domain *domain;
|
|
|
|
dma_addr_t addr;
|
2008-09-18 13:54:23 +00:00
|
|
|
u64 dma_mask;
|
2009-01-05 14:47:25 +00:00
|
|
|
phys_addr_t paddr = page_to_phys(page) + offset;
|
2008-06-26 19:28:01 +00:00
|
|
|
|
2008-12-12 14:05:16 +00:00
|
|
|
INC_STATS_COUNTER(cnt_map_single);
|
|
|
|
|
2009-11-24 15:40:02 +00:00
|
|
|
domain = get_domain(dev);
|
|
|
|
if (PTR_ERR(domain) == -EINVAL)
|
2008-06-26 19:28:01 +00:00
|
|
|
return (dma_addr_t)paddr;
|
2009-11-24 15:40:02 +00:00
|
|
|
else if (IS_ERR(domain))
|
|
|
|
return DMA_ERROR_CODE;
|
2008-06-26 19:28:01 +00:00
|
|
|
|
2009-11-23 15:52:56 +00:00
|
|
|
dma_mask = *dev->dma_mask;
|
|
|
|
|
2008-06-26 19:28:01 +00:00
|
|
|
spin_lock_irqsave(&domain->lock, flags);
|
2009-11-24 15:40:02 +00:00
|
|
|
|
2009-11-23 18:33:56 +00:00
|
|
|
addr = __map_single(dev, domain->priv, paddr, size, dir, false,
|
2008-09-18 13:54:23 +00:00
|
|
|
dma_mask);
|
2009-11-15 12:19:53 +00:00
|
|
|
if (addr == DMA_ERROR_CODE)
|
2008-06-26 19:28:01 +00:00
|
|
|
goto out;
|
|
|
|
|
2011-04-06 16:01:35 +00:00
|
|
|
domain_flush_complete(domain);
|
2008-06-26 19:28:01 +00:00
|
|
|
|
|
|
|
out:
|
|
|
|
spin_unlock_irqrestore(&domain->lock, flags);
|
|
|
|
|
|
|
|
return addr;
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* The exported unmap_single function for dma_ops.
|
|
|
|
*/
|
2009-01-05 14:47:25 +00:00
|
|
|
static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
|
|
|
|
enum dma_data_direction dir, struct dma_attrs *attrs)
|
2008-06-26 19:28:01 +00:00
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
struct protection_domain *domain;
|
|
|
|
|
2008-12-12 14:07:12 +00:00
|
|
|
INC_STATS_COUNTER(cnt_unmap_single);
|
|
|
|
|
2009-11-24 15:40:02 +00:00
|
|
|
domain = get_domain(dev);
|
|
|
|
if (IS_ERR(domain))
|
2008-12-02 16:49:42 +00:00
|
|
|
return;
|
|
|
|
|
2008-06-26 19:28:01 +00:00
|
|
|
spin_lock_irqsave(&domain->lock, flags);
|
|
|
|
|
2009-11-23 18:33:56 +00:00
|
|
|
__unmap_single(domain->priv, dma_addr, size, dir);
|
2008-06-26 19:28:01 +00:00
|
|
|
|
2011-04-06 16:01:35 +00:00
|
|
|
domain_flush_complete(domain);
|
2008-06-26 19:28:01 +00:00
|
|
|
|
|
|
|
spin_unlock_irqrestore(&domain->lock, flags);
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* The exported map_sg function for dma_ops (handles scatter-gather
|
|
|
|
* lists).
|
|
|
|
*/
|
2008-06-26 19:28:02 +00:00
|
|
|
static int map_sg(struct device *dev, struct scatterlist *sglist,
|
2009-01-05 14:59:02 +00:00
|
|
|
int nelems, enum dma_data_direction dir,
|
|
|
|
struct dma_attrs *attrs)
|
2008-06-26 19:28:02 +00:00
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
struct protection_domain *domain;
|
|
|
|
int i;
|
|
|
|
struct scatterlist *s;
|
|
|
|
phys_addr_t paddr;
|
|
|
|
int mapped_elems = 0;
|
2008-09-18 13:54:23 +00:00
|
|
|
u64 dma_mask;
|
2008-06-26 19:28:02 +00:00
|
|
|
|
2008-12-12 14:09:48 +00:00
|
|
|
INC_STATS_COUNTER(cnt_map_sg);
|
|
|
|
|
2009-11-24 15:40:02 +00:00
|
|
|
domain = get_domain(dev);
|
2013-04-09 13:04:36 +00:00
|
|
|
if (IS_ERR(domain))
|
2009-11-24 15:40:02 +00:00
|
|
|
return 0;
|
2008-09-04 13:04:26 +00:00
|
|
|
|
2008-09-18 13:54:23 +00:00
|
|
|
dma_mask = *dev->dma_mask;
|
2008-06-26 19:28:02 +00:00
|
|
|
|
|
|
|
spin_lock_irqsave(&domain->lock, flags);
|
|
|
|
|
|
|
|
for_each_sg(sglist, s, nelems, i) {
|
|
|
|
paddr = sg_phys(s);
|
|
|
|
|
2009-11-23 18:33:56 +00:00
|
|
|
s->dma_address = __map_single(dev, domain->priv,
|
2008-09-18 13:54:23 +00:00
|
|
|
paddr, s->length, dir, false,
|
|
|
|
dma_mask);
|
2008-06-26 19:28:02 +00:00
|
|
|
|
|
|
|
if (s->dma_address) {
|
|
|
|
s->dma_length = s->length;
|
|
|
|
mapped_elems++;
|
|
|
|
} else
|
|
|
|
goto unmap;
|
|
|
|
}
|
|
|
|
|
2011-04-06 16:01:35 +00:00
|
|
|
domain_flush_complete(domain);
|
2008-06-26 19:28:02 +00:00
|
|
|
|
|
|
|
out:
|
|
|
|
spin_unlock_irqrestore(&domain->lock, flags);
|
|
|
|
|
|
|
|
return mapped_elems;
|
|
|
|
unmap:
|
|
|
|
for_each_sg(sglist, s, mapped_elems, i) {
|
|
|
|
if (s->dma_address)
|
2009-11-23 18:33:56 +00:00
|
|
|
__unmap_single(domain->priv, s->dma_address,
|
2008-06-26 19:28:02 +00:00
|
|
|
s->dma_length, dir);
|
|
|
|
s->dma_address = s->dma_length = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
mapped_elems = 0;
|
|
|
|
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* The exported map_sg function for dma_ops (handles scatter-gather
|
|
|
|
* lists).
|
|
|
|
*/
|
2008-06-26 19:28:02 +00:00
|
|
|
static void unmap_sg(struct device *dev, struct scatterlist *sglist,
|
2009-01-05 14:59:02 +00:00
|
|
|
int nelems, enum dma_data_direction dir,
|
|
|
|
struct dma_attrs *attrs)
|
2008-06-26 19:28:02 +00:00
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
struct protection_domain *domain;
|
|
|
|
struct scatterlist *s;
|
|
|
|
int i;
|
|
|
|
|
2008-12-12 14:12:14 +00:00
|
|
|
INC_STATS_COUNTER(cnt_unmap_sg);
|
|
|
|
|
2009-11-24 15:40:02 +00:00
|
|
|
domain = get_domain(dev);
|
|
|
|
if (IS_ERR(domain))
|
2008-12-02 16:49:42 +00:00
|
|
|
return;
|
|
|
|
|
2008-06-26 19:28:02 +00:00
|
|
|
spin_lock_irqsave(&domain->lock, flags);
|
|
|
|
|
|
|
|
for_each_sg(sglist, s, nelems, i) {
|
2009-11-23 18:33:56 +00:00
|
|
|
__unmap_single(domain->priv, s->dma_address,
|
2008-06-26 19:28:02 +00:00
|
|
|
s->dma_length, dir);
|
|
|
|
s->dma_address = s->dma_length = 0;
|
|
|
|
}
|
|
|
|
|
2011-04-06 16:01:35 +00:00
|
|
|
domain_flush_complete(domain);
|
2008-06-26 19:28:02 +00:00
|
|
|
|
|
|
|
spin_unlock_irqrestore(&domain->lock, flags);
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* The exported alloc_coherent function for dma_ops.
|
|
|
|
*/
|
2008-06-26 19:28:03 +00:00
|
|
|
static void *alloc_coherent(struct device *dev, size_t size,
|
2012-03-27 12:28:18 +00:00
|
|
|
dma_addr_t *dma_addr, gfp_t flag,
|
|
|
|
struct dma_attrs *attrs)
|
2008-06-26 19:28:03 +00:00
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
void *virt_addr;
|
|
|
|
struct protection_domain *domain;
|
|
|
|
phys_addr_t paddr;
|
2008-09-18 13:54:23 +00:00
|
|
|
u64 dma_mask = dev->coherent_dma_mask;
|
2008-06-26 19:28:03 +00:00
|
|
|
|
2008-12-12 14:14:21 +00:00
|
|
|
INC_STATS_COUNTER(cnt_alloc_coherent);
|
|
|
|
|
2009-11-24 15:40:02 +00:00
|
|
|
domain = get_domain(dev);
|
|
|
|
if (PTR_ERR(domain) == -EINVAL) {
|
2009-11-23 15:52:56 +00:00
|
|
|
virt_addr = (void *)__get_free_pages(flag, get_order(size));
|
|
|
|
*dma_addr = __pa(virt_addr);
|
|
|
|
return virt_addr;
|
2009-11-24 15:40:02 +00:00
|
|
|
} else if (IS_ERR(domain))
|
|
|
|
return NULL;
|
2008-06-26 19:28:03 +00:00
|
|
|
|
2009-11-23 15:52:56 +00:00
|
|
|
dma_mask = dev->coherent_dma_mask;
|
|
|
|
flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
|
|
|
|
flag |= __GFP_ZERO;
|
2008-06-26 19:28:03 +00:00
|
|
|
|
|
|
|
virt_addr = (void *)__get_free_pages(flag, get_order(size));
|
|
|
|
if (!virt_addr)
|
2009-07-01 14:23:14 +00:00
|
|
|
return NULL;
|
2008-06-26 19:28:03 +00:00
|
|
|
|
|
|
|
paddr = virt_to_phys(virt_addr);
|
|
|
|
|
2008-09-18 13:54:23 +00:00
|
|
|
if (!dma_mask)
|
|
|
|
dma_mask = *dev->dma_mask;
|
|
|
|
|
2008-06-26 19:28:03 +00:00
|
|
|
spin_lock_irqsave(&domain->lock, flags);
|
|
|
|
|
2009-11-23 18:33:56 +00:00
|
|
|
*dma_addr = __map_single(dev, domain->priv, paddr,
|
2008-09-18 13:54:23 +00:00
|
|
|
size, DMA_BIDIRECTIONAL, true, dma_mask);
|
2008-06-26 19:28:03 +00:00
|
|
|
|
2009-11-15 12:19:53 +00:00
|
|
|
if (*dma_addr == DMA_ERROR_CODE) {
|
2009-05-28 07:54:48 +00:00
|
|
|
spin_unlock_irqrestore(&domain->lock, flags);
|
2008-12-02 16:49:42 +00:00
|
|
|
goto out_free;
|
2009-05-28 07:54:48 +00:00
|
|
|
}
|
2008-06-26 19:28:03 +00:00
|
|
|
|
2011-04-06 16:01:35 +00:00
|
|
|
domain_flush_complete(domain);
|
2008-06-26 19:28:03 +00:00
|
|
|
|
|
|
|
spin_unlock_irqrestore(&domain->lock, flags);
|
|
|
|
|
|
|
|
return virt_addr;
|
2008-12-02 16:49:42 +00:00
|
|
|
|
|
|
|
out_free:
|
|
|
|
|
|
|
|
free_pages((unsigned long)virt_addr, get_order(size));
|
|
|
|
|
|
|
|
return NULL;
|
2008-06-26 19:28:03 +00:00
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* The exported free_coherent function for dma_ops.
|
|
|
|
*/
|
2008-06-26 19:28:03 +00:00
|
|
|
static void free_coherent(struct device *dev, size_t size,
|
2012-03-27 12:28:18 +00:00
|
|
|
void *virt_addr, dma_addr_t dma_addr,
|
|
|
|
struct dma_attrs *attrs)
|
2008-06-26 19:28:03 +00:00
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
struct protection_domain *domain;
|
|
|
|
|
2008-12-12 14:16:38 +00:00
|
|
|
INC_STATS_COUNTER(cnt_free_coherent);
|
|
|
|
|
2009-11-24 15:40:02 +00:00
|
|
|
domain = get_domain(dev);
|
|
|
|
if (IS_ERR(domain))
|
2008-12-02 16:49:42 +00:00
|
|
|
goto free_mem;
|
|
|
|
|
2008-06-26 19:28:03 +00:00
|
|
|
spin_lock_irqsave(&domain->lock, flags);
|
|
|
|
|
2009-11-23 18:33:56 +00:00
|
|
|
__unmap_single(domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
|
2008-06-26 19:28:03 +00:00
|
|
|
|
2011-04-06 16:01:35 +00:00
|
|
|
domain_flush_complete(domain);
|
2008-06-26 19:28:03 +00:00
|
|
|
|
|
|
|
spin_unlock_irqrestore(&domain->lock, flags);
|
|
|
|
|
|
|
|
free_mem:
|
|
|
|
free_pages((unsigned long)virt_addr, get_order(size));
|
|
|
|
}
|
|
|
|
|
2008-09-09 16:40:46 +00:00
|
|
|
/*
|
|
|
|
* This function is called by the DMA layer to find out if we can handle a
|
|
|
|
* particular device. It is part of the dma_ops.
|
|
|
|
*/
|
|
|
|
static int amd_iommu_dma_supported(struct device *dev, u64 mask)
|
|
|
|
{
|
2009-11-23 15:14:57 +00:00
|
|
|
return check_device(dev);
|
2008-09-09 16:40:46 +00:00
|
|
|
}
|
|
|
|
|
2008-06-26 19:28:04 +00:00
|
|
|
/*
|
2008-07-11 15:14:22 +00:00
|
|
|
* The function for pre-allocating protection domains.
|
|
|
|
*
|
2008-06-26 19:28:04 +00:00
|
|
|
* If the driver core informs the DMA layer if a driver grabs a device
|
|
|
|
* we don't need to preallocate the protection domains anymore.
|
|
|
|
* For now we have to.
|
|
|
|
*/
|
2012-03-15 11:16:28 +00:00
|
|
|
static void __init prealloc_protection_domains(void)
|
2008-06-26 19:28:04 +00:00
|
|
|
{
|
2011-12-01 14:49:45 +00:00
|
|
|
struct iommu_dev_data *dev_data;
|
2008-06-26 19:28:04 +00:00
|
|
|
struct dma_ops_domain *dma_dom;
|
2011-12-01 14:49:45 +00:00
|
|
|
struct pci_dev *dev = NULL;
|
2009-11-24 16:19:23 +00:00
|
|
|
u16 devid;
|
2008-06-26 19:28:04 +00:00
|
|
|
|
2010-04-03 01:27:55 +00:00
|
|
|
for_each_pci_dev(dev) {
|
2009-11-24 16:19:23 +00:00
|
|
|
|
|
|
|
/* Do we handle this device? */
|
|
|
|
if (!check_device(&dev->dev))
|
2008-06-26 19:28:04 +00:00
|
|
|
continue;
|
2009-11-24 16:19:23 +00:00
|
|
|
|
2011-12-01 14:49:45 +00:00
|
|
|
dev_data = get_dev_data(&dev->dev);
|
|
|
|
if (!amd_iommu_force_isolation && dev_data->iommu_v2) {
|
|
|
|
/* Make sure passthrough domain is allocated */
|
|
|
|
alloc_passthrough_domain();
|
|
|
|
dev_data->passthrough = true;
|
|
|
|
attach_device(&dev->dev, pt_domain);
|
2012-08-27 17:21:04 +00:00
|
|
|
pr_info("AMD-Vi: Using passthrough domain for device %s\n",
|
2011-12-01 14:49:45 +00:00
|
|
|
dev_name(&dev->dev));
|
|
|
|
}
|
|
|
|
|
2009-11-24 16:19:23 +00:00
|
|
|
/* Is there already any domain for it? */
|
2009-11-24 14:39:42 +00:00
|
|
|
if (domain_for_device(&dev->dev))
|
2008-06-26 19:28:04 +00:00
|
|
|
continue;
|
2009-11-24 16:19:23 +00:00
|
|
|
|
|
|
|
devid = get_device_id(&dev->dev);
|
|
|
|
|
2009-11-24 16:26:43 +00:00
|
|
|
dma_dom = dma_ops_domain_alloc();
|
2008-06-26 19:28:04 +00:00
|
|
|
if (!dma_dom)
|
|
|
|
continue;
|
|
|
|
init_unity_mappings_for_device(dma_dom, devid);
|
2008-09-11 08:24:48 +00:00
|
|
|
dma_dom->target_dev = devid;
|
|
|
|
|
2009-11-24 14:39:42 +00:00
|
|
|
attach_device(&dev->dev, &dma_dom->domain);
|
2009-11-23 11:50:00 +00:00
|
|
|
|
2008-09-11 08:24:48 +00:00
|
|
|
list_add_tail(&dma_dom->list, &iommu_pd_list);
|
2008-06-26 19:28:04 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-01-05 14:59:02 +00:00
|
|
|
static struct dma_map_ops amd_iommu_dma_ops = {
|
2012-03-27 12:28:18 +00:00
|
|
|
.alloc = alloc_coherent,
|
|
|
|
.free = free_coherent,
|
2009-01-05 14:47:25 +00:00
|
|
|
.map_page = map_page,
|
|
|
|
.unmap_page = unmap_page,
|
2008-06-26 19:28:05 +00:00
|
|
|
.map_sg = map_sg,
|
|
|
|
.unmap_sg = unmap_sg,
|
2008-09-09 16:40:46 +00:00
|
|
|
.dma_supported = amd_iommu_dma_supported,
|
2008-06-26 19:28:05 +00:00
|
|
|
};
|
|
|
|
|
2011-05-30 13:56:24 +00:00
|
|
|
static unsigned device_dma_ops_init(void)
|
|
|
|
{
|
2011-12-01 14:49:45 +00:00
|
|
|
struct iommu_dev_data *dev_data;
|
2011-05-30 13:56:24 +00:00
|
|
|
struct pci_dev *pdev = NULL;
|
|
|
|
unsigned unhandled = 0;
|
|
|
|
|
|
|
|
for_each_pci_dev(pdev) {
|
|
|
|
if (!check_device(&pdev->dev)) {
|
2012-01-18 13:03:11 +00:00
|
|
|
|
|
|
|
iommu_ignore_device(&pdev->dev);
|
|
|
|
|
2011-05-30 13:56:24 +00:00
|
|
|
unhandled += 1;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2011-12-01 14:49:45 +00:00
|
|
|
dev_data = get_dev_data(&pdev->dev);
|
|
|
|
|
|
|
|
if (!dev_data->passthrough)
|
|
|
|
pdev->dev.archdata.dma_ops = &amd_iommu_dma_ops;
|
|
|
|
else
|
|
|
|
pdev->dev.archdata.dma_ops = &nommu_dma_ops;
|
2011-05-30 13:56:24 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return unhandled;
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* The function which clues the AMD IOMMU driver into dma_ops.
|
|
|
|
*/
|
2010-01-22 16:44:35 +00:00
|
|
|
|
|
|
|
void __init amd_iommu_init_api(void)
|
|
|
|
{
|
2011-09-06 15:56:07 +00:00
|
|
|
bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
|
2010-01-22 16:44:35 +00:00
|
|
|
}
|
|
|
|
|
2008-06-26 19:28:05 +00:00
|
|
|
int __init amd_iommu_init_dma_ops(void)
|
|
|
|
{
|
|
|
|
struct amd_iommu *iommu;
|
2011-05-30 13:56:24 +00:00
|
|
|
int ret, unhandled;
|
2008-06-26 19:28:05 +00:00
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
|
|
|
* first allocate a default protection domain for every IOMMU we
|
|
|
|
* found in the system. Devices not assigned to any other
|
|
|
|
* protection domain will be assigned to the default one.
|
|
|
|
*/
|
2009-05-04 13:06:20 +00:00
|
|
|
for_each_iommu(iommu) {
|
2009-11-24 16:26:43 +00:00
|
|
|
iommu->default_dom = dma_ops_domain_alloc();
|
2008-06-26 19:28:05 +00:00
|
|
|
if (iommu->default_dom == NULL)
|
|
|
|
return -ENOMEM;
|
2008-12-10 17:48:59 +00:00
|
|
|
iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
|
2008-06-26 19:28:05 +00:00
|
|
|
ret = iommu_init_unity_mappings(iommu);
|
|
|
|
if (ret)
|
|
|
|
goto free_domains;
|
|
|
|
}
|
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/*
|
2009-11-27 10:40:33 +00:00
|
|
|
* Pre-allocate the protection domains for each device.
|
2008-07-11 15:14:22 +00:00
|
|
|
*/
|
2009-11-27 10:40:33 +00:00
|
|
|
prealloc_protection_domains();
|
2008-06-26 19:28:05 +00:00
|
|
|
|
|
|
|
iommu_detected = 1;
|
2009-11-10 10:46:20 +00:00
|
|
|
swiotlb = 0;
|
2008-06-26 19:28:05 +00:00
|
|
|
|
2008-07-11 15:14:22 +00:00
|
|
|
/* Make the driver finally visible to the drivers */
|
2011-05-30 13:56:24 +00:00
|
|
|
unhandled = device_dma_ops_init();
|
|
|
|
if (unhandled && max_pfn > MAX_DMA32_PFN) {
|
|
|
|
/* There are unhandled devices - initialize swiotlb for them */
|
|
|
|
swiotlb = 1;
|
|
|
|
}
|
2008-06-26 19:28:05 +00:00
|
|
|
|
2008-12-12 12:50:21 +00:00
|
|
|
amd_iommu_stats_init();
|
|
|
|
|
2012-06-12 14:42:43 +00:00
|
|
|
if (amd_iommu_unmap_flush)
|
|
|
|
pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
|
|
|
|
else
|
|
|
|
pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
|
|
|
|
|
2008-06-26 19:28:05 +00:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
free_domains:
|
|
|
|
|
2009-05-04 13:06:20 +00:00
|
|
|
for_each_iommu(iommu) {
|
2013-02-12 04:01:50 +00:00
|
|
|
dma_ops_domain_free(iommu->default_dom);
|
2008-06-26 19:28:05 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
2008-12-08 11:05:55 +00:00
|
|
|
|
|
|
|
/*****************************************************************************
|
|
|
|
*
|
|
|
|
* The following functions belong to the exported interface of AMD IOMMU
|
|
|
|
*
|
|
|
|
* This interface allows access to lower level functions of the IOMMU
|
|
|
|
* like protection domain handling and assignement of devices to domains
|
|
|
|
* which is not possible with the dma_ops interface.
|
|
|
|
*
|
|
|
|
*****************************************************************************/
|
|
|
|
|
|
|
|
static void cleanup_domain(struct protection_domain *domain)
|
|
|
|
{
|
2014-08-05 15:50:15 +00:00
|
|
|
struct iommu_dev_data *entry;
|
2008-12-08 11:05:55 +00:00
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
write_lock_irqsave(&amd_iommu_devtable_lock, flags);
|
|
|
|
|
2014-08-05 15:50:15 +00:00
|
|
|
while (!list_empty(&domain->dev_list)) {
|
|
|
|
entry = list_first_entry(&domain->dev_list,
|
|
|
|
struct iommu_dev_data, list);
|
|
|
|
__detach_device(entry);
|
2009-11-27 12:25:47 +00:00
|
|
|
}
|
2008-12-08 11:05:55 +00:00
|
|
|
|
|
|
|
write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
|
|
|
|
}
|
|
|
|
|
2009-08-26 14:52:40 +00:00
|
|
|
static void protection_domain_free(struct protection_domain *domain)
|
|
|
|
{
|
|
|
|
if (!domain)
|
|
|
|
return;
|
|
|
|
|
2009-11-20 15:44:01 +00:00
|
|
|
del_domain_from_list(domain);
|
|
|
|
|
2009-08-26 14:52:40 +00:00
|
|
|
if (domain->id)
|
|
|
|
domain_id_free(domain->id);
|
|
|
|
|
|
|
|
kfree(domain);
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct protection_domain *protection_domain_alloc(void)
|
2008-12-02 17:13:27 +00:00
|
|
|
{
|
|
|
|
struct protection_domain *domain;
|
|
|
|
|
|
|
|
domain = kzalloc(sizeof(*domain), GFP_KERNEL);
|
|
|
|
if (!domain)
|
2009-08-26 14:52:40 +00:00
|
|
|
return NULL;
|
2008-12-02 17:13:27 +00:00
|
|
|
|
|
|
|
spin_lock_init(&domain->lock);
|
2010-02-08 13:44:49 +00:00
|
|
|
mutex_init(&domain->api_lock);
|
2008-12-02 17:13:27 +00:00
|
|
|
domain->id = domain_id_alloc();
|
|
|
|
if (!domain->id)
|
2009-08-26 14:52:40 +00:00
|
|
|
goto out_err;
|
2009-11-26 10:13:32 +00:00
|
|
|
INIT_LIST_HEAD(&domain->dev_list);
|
2009-08-26 14:52:40 +00:00
|
|
|
|
2009-11-20 15:44:01 +00:00
|
|
|
add_domain_to_list(domain);
|
|
|
|
|
2009-08-26 14:52:40 +00:00
|
|
|
return domain;
|
|
|
|
|
|
|
|
out_err:
|
|
|
|
kfree(domain);
|
|
|
|
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2011-12-01 14:49:45 +00:00
|
|
|
static int __init alloc_passthrough_domain(void)
|
|
|
|
{
|
|
|
|
if (pt_domain != NULL)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* allocate passthrough domain */
|
|
|
|
pt_domain = protection_domain_alloc();
|
|
|
|
if (!pt_domain)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
pt_domain->mode = PAGE_MODE_NONE;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2009-08-26 14:52:40 +00:00
|
|
|
static int amd_iommu_domain_init(struct iommu_domain *dom)
|
|
|
|
{
|
|
|
|
struct protection_domain *domain;
|
|
|
|
|
|
|
|
domain = protection_domain_alloc();
|
|
|
|
if (!domain)
|
2008-12-02 17:13:27 +00:00
|
|
|
goto out_free;
|
2009-08-26 14:52:40 +00:00
|
|
|
|
|
|
|
domain->mode = PAGE_MODE_3_LEVEL;
|
2008-12-02 17:13:27 +00:00
|
|
|
domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
|
|
|
|
if (!domain->pt_root)
|
|
|
|
goto out_free;
|
|
|
|
|
2011-11-23 11:36:25 +00:00
|
|
|
domain->iommu_domain = dom;
|
|
|
|
|
2008-12-02 17:13:27 +00:00
|
|
|
dom->priv = domain;
|
|
|
|
|
2012-01-26 18:40:53 +00:00
|
|
|
dom->geometry.aperture_start = 0;
|
|
|
|
dom->geometry.aperture_end = ~0ULL;
|
|
|
|
dom->geometry.force_aperture = true;
|
|
|
|
|
2008-12-02 17:13:27 +00:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
out_free:
|
2009-08-26 14:52:40 +00:00
|
|
|
protection_domain_free(domain);
|
2008-12-02 17:13:27 +00:00
|
|
|
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
2008-12-02 17:34:12 +00:00
|
|
|
static void amd_iommu_domain_destroy(struct iommu_domain *dom)
|
|
|
|
{
|
|
|
|
struct protection_domain *domain = dom->priv;
|
|
|
|
|
|
|
|
if (!domain)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (domain->dev_cnt > 0)
|
|
|
|
cleanup_domain(domain);
|
|
|
|
|
|
|
|
BUG_ON(domain->dev_cnt != 0);
|
|
|
|
|
2011-11-17 13:18:46 +00:00
|
|
|
if (domain->mode != PAGE_MODE_NONE)
|
|
|
|
free_pagetable(domain);
|
2008-12-02 17:34:12 +00:00
|
|
|
|
2011-11-17 16:24:28 +00:00
|
|
|
if (domain->flags & PD_IOMMUV2_MASK)
|
|
|
|
free_gcr3_table(domain);
|
|
|
|
|
2010-03-08 13:20:07 +00:00
|
|
|
protection_domain_free(domain);
|
2008-12-02 17:34:12 +00:00
|
|
|
|
|
|
|
dom->priv = NULL;
|
|
|
|
}
|
|
|
|
|
2008-12-08 11:07:44 +00:00
|
|
|
static void amd_iommu_detach_device(struct iommu_domain *dom,
|
|
|
|
struct device *dev)
|
|
|
|
{
|
2009-11-23 14:26:46 +00:00
|
|
|
struct iommu_dev_data *dev_data = dev->archdata.iommu;
|
2008-12-08 11:07:44 +00:00
|
|
|
struct amd_iommu *iommu;
|
|
|
|
u16 devid;
|
|
|
|
|
2009-11-24 16:19:23 +00:00
|
|
|
if (!check_device(dev))
|
2008-12-08 11:07:44 +00:00
|
|
|
return;
|
|
|
|
|
2009-11-24 16:19:23 +00:00
|
|
|
devid = get_device_id(dev);
|
2008-12-08 11:07:44 +00:00
|
|
|
|
2009-11-23 14:26:46 +00:00
|
|
|
if (dev_data->domain != NULL)
|
2009-11-24 14:39:42 +00:00
|
|
|
detach_device(dev);
|
2008-12-08 11:07:44 +00:00
|
|
|
|
|
|
|
iommu = amd_iommu_rlookup_table[devid];
|
|
|
|
if (!iommu)
|
|
|
|
return;
|
|
|
|
|
|
|
|
iommu_completion_wait(iommu);
|
|
|
|
}
|
|
|
|
|
2008-12-02 18:34:11 +00:00
|
|
|
static int amd_iommu_attach_device(struct iommu_domain *dom,
|
|
|
|
struct device *dev)
|
|
|
|
{
|
|
|
|
struct protection_domain *domain = dom->priv;
|
2009-11-23 14:26:46 +00:00
|
|
|
struct iommu_dev_data *dev_data;
|
2008-12-02 18:34:11 +00:00
|
|
|
struct amd_iommu *iommu;
|
2009-11-24 14:39:42 +00:00
|
|
|
int ret;
|
2008-12-02 18:34:11 +00:00
|
|
|
|
2009-11-24 16:19:23 +00:00
|
|
|
if (!check_device(dev))
|
2008-12-02 18:34:11 +00:00
|
|
|
return -EINVAL;
|
|
|
|
|
2009-11-23 14:26:46 +00:00
|
|
|
dev_data = dev->archdata.iommu;
|
|
|
|
|
2011-06-09 10:55:35 +00:00
|
|
|
iommu = amd_iommu_rlookup_table[dev_data->devid];
|
2008-12-02 18:34:11 +00:00
|
|
|
if (!iommu)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2009-11-23 14:26:46 +00:00
|
|
|
if (dev_data->domain)
|
2009-11-24 14:39:42 +00:00
|
|
|
detach_device(dev);
|
2008-12-02 18:34:11 +00:00
|
|
|
|
2009-11-24 14:39:42 +00:00
|
|
|
ret = attach_device(dev, domain);
|
2008-12-02 18:34:11 +00:00
|
|
|
|
|
|
|
iommu_completion_wait(iommu);
|
|
|
|
|
2009-11-24 14:39:42 +00:00
|
|
|
return ret;
|
2008-12-02 18:34:11 +00:00
|
|
|
}
|
|
|
|
|
2010-01-21 15:37:36 +00:00
|
|
|
static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
|
2011-11-10 09:32:25 +00:00
|
|
|
phys_addr_t paddr, size_t page_size, int iommu_prot)
|
2008-12-02 18:48:43 +00:00
|
|
|
{
|
|
|
|
struct protection_domain *domain = dom->priv;
|
|
|
|
int prot = 0;
|
|
|
|
int ret;
|
|
|
|
|
2011-11-17 13:18:46 +00:00
|
|
|
if (domain->mode == PAGE_MODE_NONE)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2008-12-02 18:48:43 +00:00
|
|
|
if (iommu_prot & IOMMU_READ)
|
|
|
|
prot |= IOMMU_PROT_IR;
|
|
|
|
if (iommu_prot & IOMMU_WRITE)
|
|
|
|
prot |= IOMMU_PROT_IW;
|
|
|
|
|
2010-02-08 13:44:49 +00:00
|
|
|
mutex_lock(&domain->api_lock);
|
2010-05-11 15:40:57 +00:00
|
|
|
ret = iommu_map_page(domain, iova, paddr, prot, page_size);
|
2010-02-08 13:44:49 +00:00
|
|
|
mutex_unlock(&domain->api_lock);
|
|
|
|
|
2010-05-11 15:40:57 +00:00
|
|
|
return ret;
|
2008-12-02 18:48:43 +00:00
|
|
|
}
|
|
|
|
|
2011-11-10 09:32:25 +00:00
|
|
|
static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
|
|
|
|
size_t page_size)
|
2008-12-02 18:59:10 +00:00
|
|
|
{
|
|
|
|
struct protection_domain *domain = dom->priv;
|
2011-11-10 09:32:25 +00:00
|
|
|
size_t unmap_size;
|
2008-12-02 18:59:10 +00:00
|
|
|
|
2011-11-17 13:18:46 +00:00
|
|
|
if (domain->mode == PAGE_MODE_NONE)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2010-02-08 13:44:49 +00:00
|
|
|
mutex_lock(&domain->api_lock);
|
2010-01-21 15:37:36 +00:00
|
|
|
unmap_size = iommu_unmap_page(domain, iova, page_size);
|
2010-05-11 15:40:57 +00:00
|
|
|
mutex_unlock(&domain->api_lock);
|
2008-12-02 18:59:10 +00:00
|
|
|
|
2011-04-06 16:01:35 +00:00
|
|
|
domain_flush_tlb_pde(domain);
|
2010-02-08 13:44:49 +00:00
|
|
|
|
2011-11-10 09:32:25 +00:00
|
|
|
return unmap_size;
|
2008-12-02 18:59:10 +00:00
|
|
|
}
|
|
|
|
|
2008-12-02 19:05:50 +00:00
|
|
|
static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
|
2013-03-28 19:53:58 +00:00
|
|
|
dma_addr_t iova)
|
2008-12-02 19:05:50 +00:00
|
|
|
{
|
|
|
|
struct protection_domain *domain = dom->priv;
|
2010-01-21 15:15:24 +00:00
|
|
|
unsigned long offset_mask;
|
2008-12-02 19:05:50 +00:00
|
|
|
phys_addr_t paddr;
|
2010-01-21 15:15:24 +00:00
|
|
|
u64 *pte, __pte;
|
2008-12-02 19:05:50 +00:00
|
|
|
|
2011-11-17 13:18:46 +00:00
|
|
|
if (domain->mode == PAGE_MODE_NONE)
|
|
|
|
return iova;
|
|
|
|
|
2010-01-19 16:27:39 +00:00
|
|
|
pte = fetch_pte(domain, iova);
|
2008-12-02 19:05:50 +00:00
|
|
|
|
2009-09-02 15:08:55 +00:00
|
|
|
if (!pte || !IOMMU_PTE_PRESENT(*pte))
|
2008-12-02 19:05:50 +00:00
|
|
|
return 0;
|
|
|
|
|
2010-01-21 15:15:24 +00:00
|
|
|
if (PM_PTE_LEVEL(*pte) == 0)
|
|
|
|
offset_mask = PAGE_SIZE - 1;
|
|
|
|
else
|
|
|
|
offset_mask = PTE_PAGE_SIZE(*pte) - 1;
|
|
|
|
|
|
|
|
__pte = *pte & PM_ADDR_MASK;
|
|
|
|
paddr = (__pte & ~offset_mask) | (iova & offset_mask);
|
2008-12-02 19:05:50 +00:00
|
|
|
|
|
|
|
return paddr;
|
|
|
|
}
|
|
|
|
|
2014-09-05 08:48:21 +00:00
|
|
|
static bool amd_iommu_capable(enum iommu_cap cap)
|
2009-03-18 07:33:06 +00:00
|
|
|
{
|
2010-07-27 15:14:24 +00:00
|
|
|
switch (cap) {
|
|
|
|
case IOMMU_CAP_CACHE_COHERENCY:
|
2014-09-05 08:48:21 +00:00
|
|
|
return true;
|
2012-07-02 16:38:13 +00:00
|
|
|
case IOMMU_CAP_INTR_REMAP:
|
2014-09-05 08:48:21 +00:00
|
|
|
return (irq_remapping_enabled == 1);
|
2010-07-27 15:14:24 +00:00
|
|
|
}
|
|
|
|
|
2014-09-05 08:48:21 +00:00
|
|
|
return false;
|
2009-03-18 07:33:06 +00:00
|
|
|
}
|
|
|
|
|
2014-06-27 07:03:12 +00:00
|
|
|
static const struct iommu_ops amd_iommu_ops = {
|
2014-09-05 08:48:21 +00:00
|
|
|
.capable = amd_iommu_capable,
|
2008-12-03 16:00:17 +00:00
|
|
|
.domain_init = amd_iommu_domain_init,
|
|
|
|
.domain_destroy = amd_iommu_domain_destroy,
|
|
|
|
.attach_dev = amd_iommu_attach_device,
|
|
|
|
.detach_dev = amd_iommu_detach_device,
|
2010-01-21 15:37:36 +00:00
|
|
|
.map = amd_iommu_map,
|
|
|
|
.unmap = amd_iommu_unmap,
|
2008-12-03 16:00:17 +00:00
|
|
|
.iova_to_phys = amd_iommu_iova_to_phys,
|
2011-11-10 09:32:29 +00:00
|
|
|
.pgsize_bitmap = AMD_IOMMU_PGSIZES,
|
2008-12-03 16:00:17 +00:00
|
|
|
};
|
|
|
|
|
2009-08-26 13:26:30 +00:00
|
|
|
/*****************************************************************************
|
|
|
|
*
|
|
|
|
* The next functions do a basic initialization of IOMMU for pass through
|
|
|
|
* mode
|
|
|
|
*
|
|
|
|
* In passthrough mode the IOMMU is initialized and enabled but not used for
|
|
|
|
* DMA-API translation.
|
|
|
|
*
|
|
|
|
*****************************************************************************/
|
|
|
|
|
|
|
|
int __init amd_iommu_init_passthrough(void)
|
|
|
|
{
|
2011-12-01 14:49:45 +00:00
|
|
|
struct iommu_dev_data *dev_data;
|
2009-08-26 13:26:30 +00:00
|
|
|
struct pci_dev *dev = NULL;
|
2011-12-01 14:49:45 +00:00
|
|
|
int ret;
|
2009-08-26 13:26:30 +00:00
|
|
|
|
2011-12-01 14:49:45 +00:00
|
|
|
ret = alloc_passthrough_domain();
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2009-08-26 13:26:30 +00:00
|
|
|
|
2010-07-03 16:03:51 +00:00
|
|
|
for_each_pci_dev(dev) {
|
2009-11-24 16:19:23 +00:00
|
|
|
if (!check_device(&dev->dev))
|
2009-08-26 13:26:30 +00:00
|
|
|
continue;
|
|
|
|
|
2011-12-01 14:49:45 +00:00
|
|
|
dev_data = get_dev_data(&dev->dev);
|
|
|
|
dev_data->passthrough = true;
|
|
|
|
|
2009-11-24 14:39:42 +00:00
|
|
|
attach_device(&dev->dev, pt_domain);
|
2009-08-26 13:26:30 +00:00
|
|
|
}
|
|
|
|
|
2011-12-22 11:35:38 +00:00
|
|
|
amd_iommu_stats_init();
|
|
|
|
|
2009-08-26 13:26:30 +00:00
|
|
|
pr_info("AMD-Vi: Initialized for Passthrough Mode\n");
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2011-11-10 18:13:51 +00:00
|
|
|
|
|
|
|
/* IOMMUv2 specific functions */
|
|
|
|
int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
|
|
|
|
{
|
|
|
|
return atomic_notifier_chain_register(&ppr_notifier, nb);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
|
|
|
|
|
|
|
|
int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
|
|
|
|
{
|
|
|
|
return atomic_notifier_chain_unregister(&ppr_notifier, nb);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
|
2011-11-17 13:18:46 +00:00
|
|
|
|
|
|
|
void amd_iommu_domain_direct_map(struct iommu_domain *dom)
|
|
|
|
{
|
|
|
|
struct protection_domain *domain = dom->priv;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&domain->lock, flags);
|
|
|
|
|
|
|
|
/* Update data structure */
|
|
|
|
domain->mode = PAGE_MODE_NONE;
|
|
|
|
domain->updated = true;
|
|
|
|
|
|
|
|
/* Make changes visible to IOMMUs */
|
|
|
|
update_domain(domain);
|
|
|
|
|
|
|
|
/* Page-table is not visible to IOMMU anymore, so free it */
|
|
|
|
free_pagetable(domain);
|
|
|
|
|
|
|
|
spin_unlock_irqrestore(&domain->lock, flags);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(amd_iommu_domain_direct_map);
|
2011-11-17 16:24:28 +00:00
|
|
|
|
|
|
|
int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
|
|
|
|
{
|
|
|
|
struct protection_domain *domain = dom->priv;
|
|
|
|
unsigned long flags;
|
|
|
|
int levels, ret;
|
|
|
|
|
|
|
|
if (pasids <= 0 || pasids > (PASID_MASK + 1))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
/* Number of GCR3 table levels required */
|
|
|
|
for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
|
|
|
|
levels += 1;
|
|
|
|
|
|
|
|
if (levels > amd_iommu_max_glx_val)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&domain->lock, flags);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Save us all sanity checks whether devices already in the
|
|
|
|
* domain support IOMMUv2. Just force that the domain has no
|
|
|
|
* devices attached when it is switched into IOMMUv2 mode.
|
|
|
|
*/
|
|
|
|
ret = -EBUSY;
|
|
|
|
if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
ret = -ENOMEM;
|
|
|
|
domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
|
|
|
|
if (domain->gcr3_tbl == NULL)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
domain->glx = levels;
|
|
|
|
domain->flags |= PD_IOMMUV2_MASK;
|
|
|
|
domain->updated = true;
|
|
|
|
|
|
|
|
update_domain(domain);
|
|
|
|
|
|
|
|
ret = 0;
|
|
|
|
|
|
|
|
out:
|
|
|
|
spin_unlock_irqrestore(&domain->lock, flags);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
|
2011-11-21 14:59:08 +00:00
|
|
|
|
|
|
|
static int __flush_pasid(struct protection_domain *domain, int pasid,
|
|
|
|
u64 address, bool size)
|
|
|
|
{
|
|
|
|
struct iommu_dev_data *dev_data;
|
|
|
|
struct iommu_cmd cmd;
|
|
|
|
int i, ret;
|
|
|
|
|
|
|
|
if (!(domain->flags & PD_IOMMUV2_MASK))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* IOMMU TLB needs to be flushed before Device TLB to
|
|
|
|
* prevent device TLB refill from IOMMU TLB
|
|
|
|
*/
|
|
|
|
for (i = 0; i < amd_iommus_present; ++i) {
|
|
|
|
if (domain->dev_iommu[i] == 0)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
ret = iommu_queue_command(amd_iommus[i], &cmd);
|
|
|
|
if (ret != 0)
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Wait until IOMMU TLB flushes are complete */
|
|
|
|
domain_flush_complete(domain);
|
|
|
|
|
|
|
|
/* Now flush device TLBs */
|
|
|
|
list_for_each_entry(dev_data, &domain->dev_list, list) {
|
|
|
|
struct amd_iommu *iommu;
|
|
|
|
int qdep;
|
|
|
|
|
|
|
|
BUG_ON(!dev_data->ats.enabled);
|
|
|
|
|
|
|
|
qdep = dev_data->ats.qdep;
|
|
|
|
iommu = amd_iommu_rlookup_table[dev_data->devid];
|
|
|
|
|
|
|
|
build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
|
|
|
|
qdep, address, size);
|
|
|
|
|
|
|
|
ret = iommu_queue_command(iommu, &cmd);
|
|
|
|
if (ret != 0)
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Wait until all device TLBs are flushed */
|
|
|
|
domain_flush_complete(domain);
|
|
|
|
|
|
|
|
ret = 0;
|
|
|
|
|
|
|
|
out:
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
|
|
|
|
u64 address)
|
|
|
|
{
|
2011-12-01 15:53:47 +00:00
|
|
|
INC_STATS_COUNTER(invalidate_iotlb);
|
|
|
|
|
2011-11-21 14:59:08 +00:00
|
|
|
return __flush_pasid(domain, pasid, address, false);
|
|
|
|
}
|
|
|
|
|
|
|
|
int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
|
|
|
|
u64 address)
|
|
|
|
{
|
|
|
|
struct protection_domain *domain = dom->priv;
|
|
|
|
unsigned long flags;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&domain->lock, flags);
|
|
|
|
ret = __amd_iommu_flush_page(domain, pasid, address);
|
|
|
|
spin_unlock_irqrestore(&domain->lock, flags);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(amd_iommu_flush_page);
|
|
|
|
|
|
|
|
static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
|
|
|
|
{
|
2011-12-01 15:53:47 +00:00
|
|
|
INC_STATS_COUNTER(invalidate_iotlb_all);
|
|
|
|
|
2011-11-21 14:59:08 +00:00
|
|
|
return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
|
|
|
|
true);
|
|
|
|
}
|
|
|
|
|
|
|
|
int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
|
|
|
|
{
|
|
|
|
struct protection_domain *domain = dom->priv;
|
|
|
|
unsigned long flags;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&domain->lock, flags);
|
|
|
|
ret = __amd_iommu_flush_tlb(domain, pasid);
|
|
|
|
spin_unlock_irqrestore(&domain->lock, flags);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(amd_iommu_flush_tlb);
|
|
|
|
|
2011-11-21 15:50:23 +00:00
|
|
|
static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
|
|
|
|
{
|
|
|
|
int index;
|
|
|
|
u64 *pte;
|
|
|
|
|
|
|
|
while (true) {
|
|
|
|
|
|
|
|
index = (pasid >> (9 * level)) & 0x1ff;
|
|
|
|
pte = &root[index];
|
|
|
|
|
|
|
|
if (level == 0)
|
|
|
|
break;
|
|
|
|
|
|
|
|
if (!(*pte & GCR3_VALID)) {
|
|
|
|
if (!alloc)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
root = (void *)get_zeroed_page(GFP_ATOMIC);
|
|
|
|
if (root == NULL)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
*pte = __pa(root) | GCR3_VALID;
|
|
|
|
}
|
|
|
|
|
|
|
|
root = __va(*pte & PAGE_MASK);
|
|
|
|
|
|
|
|
level -= 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
return pte;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __set_gcr3(struct protection_domain *domain, int pasid,
|
|
|
|
unsigned long cr3)
|
|
|
|
{
|
|
|
|
u64 *pte;
|
|
|
|
|
|
|
|
if (domain->mode != PAGE_MODE_NONE)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
|
|
|
|
if (pte == NULL)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
*pte = (cr3 & PAGE_MASK) | GCR3_VALID;
|
|
|
|
|
|
|
|
return __amd_iommu_flush_tlb(domain, pasid);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __clear_gcr3(struct protection_domain *domain, int pasid)
|
|
|
|
{
|
|
|
|
u64 *pte;
|
|
|
|
|
|
|
|
if (domain->mode != PAGE_MODE_NONE)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
|
|
|
|
if (pte == NULL)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
*pte = 0;
|
|
|
|
|
|
|
|
return __amd_iommu_flush_tlb(domain, pasid);
|
|
|
|
}
|
|
|
|
|
|
|
|
int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
|
|
|
|
unsigned long cr3)
|
|
|
|
{
|
|
|
|
struct protection_domain *domain = dom->priv;
|
|
|
|
unsigned long flags;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&domain->lock, flags);
|
|
|
|
ret = __set_gcr3(domain, pasid, cr3);
|
|
|
|
spin_unlock_irqrestore(&domain->lock, flags);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
|
|
|
|
|
|
|
|
int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
|
|
|
|
{
|
|
|
|
struct protection_domain *domain = dom->priv;
|
|
|
|
unsigned long flags;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&domain->lock, flags);
|
|
|
|
ret = __clear_gcr3(domain, pasid);
|
|
|
|
spin_unlock_irqrestore(&domain->lock, flags);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
|
2011-11-21 17:19:25 +00:00
|
|
|
|
|
|
|
int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
|
|
|
|
int status, int tag)
|
|
|
|
{
|
|
|
|
struct iommu_dev_data *dev_data;
|
|
|
|
struct amd_iommu *iommu;
|
|
|
|
struct iommu_cmd cmd;
|
|
|
|
|
2011-12-01 15:53:47 +00:00
|
|
|
INC_STATS_COUNTER(complete_ppr);
|
|
|
|
|
2011-11-21 17:19:25 +00:00
|
|
|
dev_data = get_dev_data(&pdev->dev);
|
|
|
|
iommu = amd_iommu_rlookup_table[dev_data->devid];
|
|
|
|
|
|
|
|
build_complete_ppr(&cmd, dev_data->devid, pasid, status,
|
|
|
|
tag, dev_data->pri_tlp);
|
|
|
|
|
|
|
|
return iommu_queue_command(iommu, &cmd);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(amd_iommu_complete_ppr);
|
2011-11-23 11:36:25 +00:00
|
|
|
|
|
|
|
struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
struct protection_domain *domain;
|
|
|
|
|
|
|
|
domain = get_domain(&pdev->dev);
|
|
|
|
if (IS_ERR(domain))
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
/* Only return IOMMUv2 domains */
|
|
|
|
if (!(domain->flags & PD_IOMMUV2_MASK))
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
return domain->iommu_domain;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(amd_iommu_get_v2_domain);
|
2011-12-01 11:04:58 +00:00
|
|
|
|
|
|
|
void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
|
|
|
|
{
|
|
|
|
struct iommu_dev_data *dev_data;
|
|
|
|
|
|
|
|
if (!amd_iommu_v2_supported())
|
|
|
|
return;
|
|
|
|
|
|
|
|
dev_data = get_dev_data(&pdev->dev);
|
|
|
|
dev_data->errata |= (1 << erratum);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
|
2011-12-07 11:01:36 +00:00
|
|
|
|
|
|
|
int amd_iommu_device_info(struct pci_dev *pdev,
|
|
|
|
struct amd_iommu_device_info *info)
|
|
|
|
{
|
|
|
|
int max_pasids;
|
|
|
|
int pos;
|
|
|
|
|
|
|
|
if (pdev == NULL || info == NULL)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
if (!amd_iommu_v2_supported())
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
memset(info, 0, sizeof(*info));
|
|
|
|
|
|
|
|
pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
|
|
|
|
if (pos)
|
|
|
|
info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
|
|
|
|
|
|
|
|
pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
|
|
|
|
if (pos)
|
|
|
|
info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
|
|
|
|
|
|
|
|
pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
|
|
|
|
if (pos) {
|
|
|
|
int features;
|
|
|
|
|
|
|
|
max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
|
|
|
|
max_pasids = min(max_pasids, (1 << 20));
|
|
|
|
|
|
|
|
info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
|
|
|
|
info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
|
|
|
|
|
|
|
|
features = pci_pasid_features(pdev);
|
|
|
|
if (features & PCI_PASID_CAP_EXEC)
|
|
|
|
info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
|
|
|
|
if (features & PCI_PASID_CAP_PRIV)
|
|
|
|
info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(amd_iommu_device_info);
|
2012-06-21 14:29:10 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_IRQ_REMAP
|
|
|
|
|
|
|
|
/*****************************************************************************
|
|
|
|
*
|
|
|
|
* Interrupt Remapping Implementation
|
|
|
|
*
|
|
|
|
*****************************************************************************/
|
|
|
|
|
|
|
|
union irte {
|
|
|
|
u32 val;
|
|
|
|
struct {
|
|
|
|
u32 valid : 1,
|
|
|
|
no_fault : 1,
|
|
|
|
int_type : 3,
|
|
|
|
rq_eoi : 1,
|
|
|
|
dm : 1,
|
|
|
|
rsvd_1 : 1,
|
|
|
|
destination : 8,
|
|
|
|
vector : 8,
|
|
|
|
rsvd_2 : 8;
|
|
|
|
} fields;
|
|
|
|
};
|
|
|
|
|
|
|
|
#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
|
|
|
|
#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
|
|
|
|
#define DTE_IRQ_TABLE_LEN (8ULL << 1)
|
|
|
|
#define DTE_IRQ_REMAP_ENABLE 1ULL
|
|
|
|
|
|
|
|
static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
|
|
|
|
{
|
|
|
|
u64 dte;
|
|
|
|
|
|
|
|
dte = amd_iommu_dev_table[devid].data[2];
|
|
|
|
dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
|
|
|
|
dte |= virt_to_phys(table->table);
|
|
|
|
dte |= DTE_IRQ_REMAP_INTCTL;
|
|
|
|
dte |= DTE_IRQ_TABLE_LEN;
|
|
|
|
dte |= DTE_IRQ_REMAP_ENABLE;
|
|
|
|
|
|
|
|
amd_iommu_dev_table[devid].data[2] = dte;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define IRTE_ALLOCATED (~1U)
|
|
|
|
|
|
|
|
static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
|
|
|
|
{
|
|
|
|
struct irq_remap_table *table = NULL;
|
|
|
|
struct amd_iommu *iommu;
|
|
|
|
unsigned long flags;
|
|
|
|
u16 alias;
|
|
|
|
|
|
|
|
write_lock_irqsave(&amd_iommu_devtable_lock, flags);
|
|
|
|
|
|
|
|
iommu = amd_iommu_rlookup_table[devid];
|
|
|
|
if (!iommu)
|
|
|
|
goto out_unlock;
|
|
|
|
|
|
|
|
table = irq_lookup_table[devid];
|
|
|
|
if (table)
|
|
|
|
goto out;
|
|
|
|
|
|
|
|
alias = amd_iommu_alias_table[devid];
|
|
|
|
table = irq_lookup_table[alias];
|
|
|
|
if (table) {
|
|
|
|
irq_lookup_table[devid] = table;
|
|
|
|
set_dte_irq_entry(devid, table);
|
|
|
|
iommu_flush_dte(iommu, devid);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Nothing there yet, allocate new irq remapping table */
|
|
|
|
table = kzalloc(sizeof(*table), GFP_ATOMIC);
|
|
|
|
if (!table)
|
|
|
|
goto out;
|
|
|
|
|
2013-04-09 19:14:08 +00:00
|
|
|
/* Initialize table spin-lock */
|
|
|
|
spin_lock_init(&table->lock);
|
|
|
|
|
2012-06-21 14:29:10 +00:00
|
|
|
if (ioapic)
|
|
|
|
/* Keep the first 32 indexes free for IOAPIC interrupts */
|
|
|
|
table->min_index = 32;
|
|
|
|
|
|
|
|
table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
|
|
|
|
if (!table->table) {
|
|
|
|
kfree(table);
|
2012-10-02 08:34:40 +00:00
|
|
|
table = NULL;
|
2012-06-21 14:29:10 +00:00
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
memset(table->table, 0, MAX_IRQS_PER_TABLE * sizeof(u32));
|
|
|
|
|
|
|
|
if (ioapic) {
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < 32; ++i)
|
|
|
|
table->table[i] = IRTE_ALLOCATED;
|
|
|
|
}
|
|
|
|
|
|
|
|
irq_lookup_table[devid] = table;
|
|
|
|
set_dte_irq_entry(devid, table);
|
|
|
|
iommu_flush_dte(iommu, devid);
|
|
|
|
if (devid != alias) {
|
|
|
|
irq_lookup_table[alias] = table;
|
2014-04-22 16:08:40 +00:00
|
|
|
set_dte_irq_entry(alias, table);
|
2012-06-21 14:29:10 +00:00
|
|
|
iommu_flush_dte(iommu, alias);
|
|
|
|
}
|
|
|
|
|
|
|
|
out:
|
|
|
|
iommu_completion_wait(iommu);
|
|
|
|
|
|
|
|
out_unlock:
|
|
|
|
write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
|
|
|
|
|
|
|
|
return table;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int alloc_irq_index(struct irq_cfg *cfg, u16 devid, int count)
|
|
|
|
{
|
|
|
|
struct irq_remap_table *table;
|
|
|
|
unsigned long flags;
|
|
|
|
int index, c;
|
|
|
|
|
|
|
|
table = get_irq_table(devid, false);
|
|
|
|
if (!table)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&table->lock, flags);
|
|
|
|
|
|
|
|
/* Scan table for free entries */
|
|
|
|
for (c = 0, index = table->min_index;
|
|
|
|
index < MAX_IRQS_PER_TABLE;
|
|
|
|
++index) {
|
|
|
|
if (table->table[index] == 0)
|
|
|
|
c += 1;
|
|
|
|
else
|
|
|
|
c = 0;
|
|
|
|
|
|
|
|
if (c == count) {
|
2013-04-09 13:39:16 +00:00
|
|
|
struct irq_2_irte *irte_info;
|
2012-06-21 14:29:10 +00:00
|
|
|
|
|
|
|
for (; c != 0; --c)
|
|
|
|
table->table[index - c + 1] = IRTE_ALLOCATED;
|
|
|
|
|
|
|
|
index -= count - 1;
|
|
|
|
|
2012-09-26 10:44:45 +00:00
|
|
|
cfg->remapped = 1;
|
2013-04-09 13:39:16 +00:00
|
|
|
irte_info = &cfg->irq_2_irte;
|
|
|
|
irte_info->devid = devid;
|
|
|
|
irte_info->index = index;
|
2012-06-21 14:29:10 +00:00
|
|
|
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
index = -ENOSPC;
|
|
|
|
|
|
|
|
out:
|
|
|
|
spin_unlock_irqrestore(&table->lock, flags);
|
|
|
|
|
|
|
|
return index;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int get_irte(u16 devid, int index, union irte *irte)
|
|
|
|
{
|
|
|
|
struct irq_remap_table *table;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
table = get_irq_table(devid, false);
|
|
|
|
if (!table)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&table->lock, flags);
|
|
|
|
irte->val = table->table[index];
|
|
|
|
spin_unlock_irqrestore(&table->lock, flags);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int modify_irte(u16 devid, int index, union irte irte)
|
|
|
|
{
|
|
|
|
struct irq_remap_table *table;
|
|
|
|
struct amd_iommu *iommu;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
iommu = amd_iommu_rlookup_table[devid];
|
|
|
|
if (iommu == NULL)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
table = get_irq_table(devid, false);
|
|
|
|
if (!table)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&table->lock, flags);
|
|
|
|
table->table[index] = irte.val;
|
|
|
|
spin_unlock_irqrestore(&table->lock, flags);
|
|
|
|
|
|
|
|
iommu_flush_irt(iommu, devid);
|
|
|
|
iommu_completion_wait(iommu);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void free_irte(u16 devid, int index)
|
|
|
|
{
|
|
|
|
struct irq_remap_table *table;
|
|
|
|
struct amd_iommu *iommu;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
iommu = amd_iommu_rlookup_table[devid];
|
|
|
|
if (iommu == NULL)
|
|
|
|
return;
|
|
|
|
|
|
|
|
table = get_irq_table(devid, false);
|
|
|
|
if (!table)
|
|
|
|
return;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&table->lock, flags);
|
|
|
|
table->table[index] = 0;
|
|
|
|
spin_unlock_irqrestore(&table->lock, flags);
|
|
|
|
|
|
|
|
iommu_flush_irt(iommu, devid);
|
|
|
|
iommu_completion_wait(iommu);
|
|
|
|
}
|
|
|
|
|
2012-06-26 09:17:32 +00:00
|
|
|
static int setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
|
|
|
|
unsigned int destination, int vector,
|
|
|
|
struct io_apic_irq_attr *attr)
|
|
|
|
{
|
|
|
|
struct irq_remap_table *table;
|
2013-04-09 13:39:16 +00:00
|
|
|
struct irq_2_irte *irte_info;
|
2012-06-26 09:17:32 +00:00
|
|
|
struct irq_cfg *cfg;
|
|
|
|
union irte irte;
|
|
|
|
int ioapic_id;
|
|
|
|
int index;
|
|
|
|
int devid;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
cfg = irq_get_chip_data(irq);
|
|
|
|
if (!cfg)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2013-04-09 13:39:16 +00:00
|
|
|
irte_info = &cfg->irq_2_irte;
|
2012-06-26 09:17:32 +00:00
|
|
|
ioapic_id = mpc_ioapic_id(attr->ioapic);
|
|
|
|
devid = get_ioapic_devid(ioapic_id);
|
|
|
|
|
|
|
|
if (devid < 0)
|
|
|
|
return devid;
|
|
|
|
|
|
|
|
table = get_irq_table(devid, true);
|
|
|
|
if (table == NULL)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
index = attr->ioapic_pin;
|
|
|
|
|
|
|
|
/* Setup IRQ remapping info */
|
2012-09-26 10:44:45 +00:00
|
|
|
cfg->remapped = 1;
|
2013-04-09 13:39:16 +00:00
|
|
|
irte_info->devid = devid;
|
|
|
|
irte_info->index = index;
|
2012-06-26 09:17:32 +00:00
|
|
|
|
|
|
|
/* Setup IRTE for IOMMU */
|
|
|
|
irte.val = 0;
|
|
|
|
irte.fields.vector = vector;
|
|
|
|
irte.fields.int_type = apic->irq_delivery_mode;
|
|
|
|
irte.fields.destination = destination;
|
|
|
|
irte.fields.dm = apic->irq_dest_mode;
|
|
|
|
irte.fields.valid = 1;
|
|
|
|
|
|
|
|
ret = modify_irte(devid, index, irte);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
/* Setup IOAPIC entry */
|
|
|
|
memset(entry, 0, sizeof(*entry));
|
|
|
|
|
|
|
|
entry->vector = index;
|
|
|
|
entry->mask = 0;
|
|
|
|
entry->trigger = attr->trigger;
|
|
|
|
entry->polarity = attr->polarity;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Mask level triggered irqs.
|
|
|
|
*/
|
|
|
|
if (attr->trigger)
|
|
|
|
entry->mask = 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int set_affinity(struct irq_data *data, const struct cpumask *mask,
|
|
|
|
bool force)
|
|
|
|
{
|
2013-04-09 13:39:16 +00:00
|
|
|
struct irq_2_irte *irte_info;
|
2012-06-26 09:17:32 +00:00
|
|
|
unsigned int dest, irq;
|
|
|
|
struct irq_cfg *cfg;
|
|
|
|
union irte irte;
|
|
|
|
int err;
|
|
|
|
|
|
|
|
if (!config_enabled(CONFIG_SMP))
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
cfg = data->chip_data;
|
|
|
|
irq = data->irq;
|
2013-04-09 13:39:16 +00:00
|
|
|
irte_info = &cfg->irq_2_irte;
|
2012-06-26 09:17:32 +00:00
|
|
|
|
|
|
|
if (!cpumask_intersects(mask, cpu_online_mask))
|
|
|
|
return -EINVAL;
|
|
|
|
|
2013-04-09 13:39:16 +00:00
|
|
|
if (get_irte(irte_info->devid, irte_info->index, &irte))
|
2012-06-26 09:17:32 +00:00
|
|
|
return -EBUSY;
|
|
|
|
|
|
|
|
if (assign_irq_vector(irq, cfg, mask))
|
|
|
|
return -EBUSY;
|
|
|
|
|
|
|
|
err = apic->cpu_mask_to_apicid_and(cfg->domain, mask, &dest);
|
|
|
|
if (err) {
|
|
|
|
if (assign_irq_vector(irq, cfg, data->affinity))
|
|
|
|
pr_err("AMD-Vi: Failed to recover vector for irq %d\n", irq);
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
irte.fields.vector = cfg->vector;
|
|
|
|
irte.fields.destination = dest;
|
|
|
|
|
2013-04-09 13:39:16 +00:00
|
|
|
modify_irte(irte_info->devid, irte_info->index, irte);
|
2012-06-26 09:17:32 +00:00
|
|
|
|
|
|
|
if (cfg->move_in_progress)
|
|
|
|
send_cleanup_vector(cfg);
|
|
|
|
|
|
|
|
cpumask_copy(data->affinity, mask);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int free_irq(int irq)
|
|
|
|
{
|
2013-04-09 13:39:16 +00:00
|
|
|
struct irq_2_irte *irte_info;
|
2012-06-26 09:17:32 +00:00
|
|
|
struct irq_cfg *cfg;
|
|
|
|
|
|
|
|
cfg = irq_get_chip_data(irq);
|
|
|
|
if (!cfg)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2013-04-09 13:39:16 +00:00
|
|
|
irte_info = &cfg->irq_2_irte;
|
2012-06-26 09:17:32 +00:00
|
|
|
|
2013-04-09 13:39:16 +00:00
|
|
|
free_irte(irte_info->devid, irte_info->index);
|
2012-06-26 09:17:32 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-06-26 12:54:17 +00:00
|
|
|
static void compose_msi_msg(struct pci_dev *pdev,
|
|
|
|
unsigned int irq, unsigned int dest,
|
|
|
|
struct msi_msg *msg, u8 hpet_id)
|
|
|
|
{
|
2013-04-09 13:39:16 +00:00
|
|
|
struct irq_2_irte *irte_info;
|
2012-06-26 12:54:17 +00:00
|
|
|
struct irq_cfg *cfg;
|
|
|
|
union irte irte;
|
|
|
|
|
|
|
|
cfg = irq_get_chip_data(irq);
|
|
|
|
if (!cfg)
|
|
|
|
return;
|
|
|
|
|
2013-04-09 13:39:16 +00:00
|
|
|
irte_info = &cfg->irq_2_irte;
|
2012-06-26 12:54:17 +00:00
|
|
|
|
|
|
|
irte.val = 0;
|
|
|
|
irte.fields.vector = cfg->vector;
|
|
|
|
irte.fields.int_type = apic->irq_delivery_mode;
|
|
|
|
irte.fields.destination = dest;
|
|
|
|
irte.fields.dm = apic->irq_dest_mode;
|
|
|
|
irte.fields.valid = 1;
|
|
|
|
|
2013-04-09 13:39:16 +00:00
|
|
|
modify_irte(irte_info->devid, irte_info->index, irte);
|
2012-06-26 12:54:17 +00:00
|
|
|
|
|
|
|
msg->address_hi = MSI_ADDR_BASE_HI;
|
|
|
|
msg->address_lo = MSI_ADDR_BASE_LO;
|
2013-04-09 13:39:16 +00:00
|
|
|
msg->data = irte_info->index;
|
2012-06-26 12:54:17 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int msi_alloc_irq(struct pci_dev *pdev, int irq, int nvec)
|
|
|
|
{
|
|
|
|
struct irq_cfg *cfg;
|
|
|
|
int index;
|
|
|
|
u16 devid;
|
|
|
|
|
|
|
|
if (!pdev)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
cfg = irq_get_chip_data(irq);
|
|
|
|
if (!cfg)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
devid = get_device_id(&pdev->dev);
|
|
|
|
index = alloc_irq_index(cfg, devid, nvec);
|
|
|
|
|
|
|
|
return index < 0 ? MAX_IRQS_PER_TABLE : index;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int msi_setup_irq(struct pci_dev *pdev, unsigned int irq,
|
|
|
|
int index, int offset)
|
|
|
|
{
|
2013-04-09 13:39:16 +00:00
|
|
|
struct irq_2_irte *irte_info;
|
2012-06-26 12:54:17 +00:00
|
|
|
struct irq_cfg *cfg;
|
|
|
|
u16 devid;
|
|
|
|
|
|
|
|
if (!pdev)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
cfg = irq_get_chip_data(irq);
|
|
|
|
if (!cfg)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
if (index >= MAX_IRQS_PER_TABLE)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
devid = get_device_id(&pdev->dev);
|
2013-04-09 13:39:16 +00:00
|
|
|
irte_info = &cfg->irq_2_irte;
|
2012-06-26 12:54:17 +00:00
|
|
|
|
2012-09-26 10:44:45 +00:00
|
|
|
cfg->remapped = 1;
|
2013-04-09 13:39:16 +00:00
|
|
|
irte_info->devid = devid;
|
|
|
|
irte_info->index = index + offset;
|
2012-06-26 12:54:17 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-09-17 09:32:19 +00:00
|
|
|
static int alloc_hpet_msi(unsigned int irq, unsigned int id)
|
2012-06-26 14:00:08 +00:00
|
|
|
{
|
2013-04-09 13:39:16 +00:00
|
|
|
struct irq_2_irte *irte_info;
|
2012-06-26 14:00:08 +00:00
|
|
|
struct irq_cfg *cfg;
|
|
|
|
int index, devid;
|
|
|
|
|
|
|
|
cfg = irq_get_chip_data(irq);
|
|
|
|
if (!cfg)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2013-04-09 13:39:16 +00:00
|
|
|
irte_info = &cfg->irq_2_irte;
|
2012-06-26 14:00:08 +00:00
|
|
|
devid = get_hpet_devid(id);
|
|
|
|
if (devid < 0)
|
|
|
|
return devid;
|
|
|
|
|
|
|
|
index = alloc_irq_index(cfg, devid, 1);
|
|
|
|
if (index < 0)
|
|
|
|
return index;
|
|
|
|
|
2012-09-26 10:44:45 +00:00
|
|
|
cfg->remapped = 1;
|
2013-04-09 13:39:16 +00:00
|
|
|
irte_info->devid = devid;
|
|
|
|
irte_info->index = index;
|
2012-06-26 14:00:08 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-06-26 14:46:04 +00:00
|
|
|
struct irq_remap_ops amd_iommu_irq_ops = {
|
|
|
|
.supported = amd_iommu_supported,
|
|
|
|
.prepare = amd_iommu_prepare,
|
|
|
|
.enable = amd_iommu_enable,
|
|
|
|
.disable = amd_iommu_disable,
|
|
|
|
.reenable = amd_iommu_reenable,
|
|
|
|
.enable_faulting = amd_iommu_enable_faulting,
|
|
|
|
.setup_ioapic_entry = setup_ioapic_entry,
|
|
|
|
.set_affinity = set_affinity,
|
|
|
|
.free_irq = free_irq,
|
|
|
|
.compose_msi_msg = compose_msi_msg,
|
|
|
|
.msi_alloc_irq = msi_alloc_irq,
|
|
|
|
.msi_setup_irq = msi_setup_irq,
|
2014-09-17 09:32:19 +00:00
|
|
|
.alloc_hpet_msi = alloc_hpet_msi,
|
2012-06-26 14:46:04 +00:00
|
|
|
};
|
2012-06-21 14:29:10 +00:00
|
|
|
#endif
|