2018-01-26 17:45:16 +00:00
|
|
|
# SPDX-License-Identifier: GPL-2.0
|
2005-04-16 22:20:36 +00:00
|
|
|
#
|
|
|
|
# PCI Express Port Bus Configuration
|
|
|
|
#
|
|
|
|
config PCIEPORTBUS
|
2013-07-04 20:45:20 +00:00
|
|
|
bool "PCI Express Port Bus support"
|
2005-04-16 22:20:36 +00:00
|
|
|
depends on PCI
|
|
|
|
help
|
2019-03-06 06:09:46 +00:00
|
|
|
This enables PCI Express Port Bus support. Users can then enable
|
|
|
|
support for Native Hot-Plug, Advanced Error Reporting, Power
|
|
|
|
Management Events, and Downstream Port Containment.
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
#
|
|
|
|
# Include service Kconfig here
|
|
|
|
#
|
|
|
|
config HOTPLUG_PCI_PCIE
|
2013-07-23 16:55:56 +00:00
|
|
|
bool "PCI Express Hotplug driver"
|
2005-04-16 22:20:36 +00:00
|
|
|
depends on HOTPLUG_PCI && PCIEPORTBUS
|
|
|
|
help
|
|
|
|
Say Y here if you have a motherboard that supports PCI Express Native
|
|
|
|
Hotplug
|
|
|
|
|
|
|
|
When in doubt, say N.
|
|
|
|
|
2018-06-08 13:48:47 +00:00
|
|
|
config PCIEAER
|
2018-06-08 13:48:55 +00:00
|
|
|
bool "PCI Express Advanced Error Reporting support"
|
2018-06-08 13:48:47 +00:00
|
|
|
depends on PCIEPORTBUS
|
|
|
|
select RAS
|
|
|
|
default y
|
|
|
|
help
|
|
|
|
This enables PCI Express Root Port Advanced Error Reporting
|
|
|
|
(AER) driver support. Error reporting messages sent to Root
|
|
|
|
Port will be handled by PCI Express AER driver.
|
|
|
|
|
|
|
|
config PCIEAER_INJECT
|
2018-06-08 13:48:55 +00:00
|
|
|
tristate "PCI Express error injection support"
|
2018-06-08 13:48:47 +00:00
|
|
|
depends on PCIEAER
|
|
|
|
help
|
|
|
|
This enables PCI Express Root Port Advanced Error Reporting
|
|
|
|
(AER) software error injector.
|
|
|
|
|
2018-06-08 13:48:55 +00:00
|
|
|
Debugging AER code is quite difficult because it is hard
|
|
|
|
to trigger various real hardware errors. Software-based
|
2018-06-08 13:48:47 +00:00
|
|
|
error injection can fake almost all kinds of errors with the
|
|
|
|
help of a user space helper tool aer-inject, which can be
|
|
|
|
gotten from:
|
|
|
|
http://www.kernel.org/pub/linux/utils/pci/aer-inject/
|
|
|
|
|
|
|
|
#
|
|
|
|
# PCI Express ECRC
|
|
|
|
#
|
|
|
|
config PCIE_ECRC
|
|
|
|
bool "PCI Express ECRC settings control"
|
|
|
|
depends on PCIEAER
|
|
|
|
help
|
|
|
|
Used to override firmware/bios settings for PCI Express ECRC
|
|
|
|
(transaction layer end-to-end CRC checking).
|
|
|
|
|
|
|
|
When in doubt, say N.
|
PCI: add PCI Express ASPM support
PCI Express ASPM defines a protocol for PCI Express components in the D0
state to reduce Link power by placing their Links into a low power state
and instructing the other end of the Link to do likewise. This
capability allows hardware-autonomous, dynamic Link power reduction
beyond what is achievable by software-only controlled power management.
However, The device should be configured by software appropriately.
Enabling ASPM will save power, but will introduce device latency.
This patch adds ASPM support in Linux. It introduces a global policy for
ASPM, a sysfs file /sys/module/pcie_aspm/parameters/policy can control
it. The interface can be used as a boot option too. Currently we have
below setting:
-default, BIOS default setting
-powersave, highest power saving mode, enable all available ASPM
state and clock power management
-performance, highest performance, disable ASPM and clock power
management
By default, the 'default' policy is used currently.
In my test, power difference between powersave mode and performance mode
is about 1.3w in a system with 3 PCIE links.
Note: some devices might not work well with aspm, either because chipset
issue or device issue. The patch provide API (pci_disable_link_state),
driver can disable ASPM for specific device.
Signed-off-by: Shaohua Li <shaohua.li@intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2008-02-25 01:46:41 +00:00
|
|
|
|
|
|
|
#
|
|
|
|
# PCI Express ASPM
|
|
|
|
#
|
|
|
|
config PCIEASPM
|
2011-01-20 22:44:16 +00:00
|
|
|
bool "PCI Express ASPM control" if EXPERT
|
2010-06-22 21:03:03 +00:00
|
|
|
depends on PCI && PCIEPORTBUS
|
|
|
|
default y
|
PCI: add PCI Express ASPM support
PCI Express ASPM defines a protocol for PCI Express components in the D0
state to reduce Link power by placing their Links into a low power state
and instructing the other end of the Link to do likewise. This
capability allows hardware-autonomous, dynamic Link power reduction
beyond what is achievable by software-only controlled power management.
However, The device should be configured by software appropriately.
Enabling ASPM will save power, but will introduce device latency.
This patch adds ASPM support in Linux. It introduces a global policy for
ASPM, a sysfs file /sys/module/pcie_aspm/parameters/policy can control
it. The interface can be used as a boot option too. Currently we have
below setting:
-default, BIOS default setting
-powersave, highest power saving mode, enable all available ASPM
state and clock power management
-performance, highest performance, disable ASPM and clock power
management
By default, the 'default' policy is used currently.
In my test, power difference between powersave mode and performance mode
is about 1.3w in a system with 3 PCIE links.
Note: some devices might not work well with aspm, either because chipset
issue or device issue. The patch provide API (pci_disable_link_state),
driver can disable ASPM for specific device.
Signed-off-by: Shaohua Li <shaohua.li@intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2008-02-25 01:46:41 +00:00
|
|
|
help
|
2010-06-22 21:03:03 +00:00
|
|
|
This enables OS control over PCI Express ASPM (Active State
|
|
|
|
Power Management) and Clock Power Management. ASPM supports
|
|
|
|
state L0/L0s/L1.
|
PCI: add PCI Express ASPM support
PCI Express ASPM defines a protocol for PCI Express components in the D0
state to reduce Link power by placing their Links into a low power state
and instructing the other end of the Link to do likewise. This
capability allows hardware-autonomous, dynamic Link power reduction
beyond what is achievable by software-only controlled power management.
However, The device should be configured by software appropriately.
Enabling ASPM will save power, but will introduce device latency.
This patch adds ASPM support in Linux. It introduces a global policy for
ASPM, a sysfs file /sys/module/pcie_aspm/parameters/policy can control
it. The interface can be used as a boot option too. Currently we have
below setting:
-default, BIOS default setting
-powersave, highest power saving mode, enable all available ASPM
state and clock power management
-performance, highest performance, disable ASPM and clock power
management
By default, the 'default' policy is used currently.
In my test, power difference between powersave mode and performance mode
is about 1.3w in a system with 3 PCIE links.
Note: some devices might not work well with aspm, either because chipset
issue or device issue. The patch provide API (pci_disable_link_state),
driver can disable ASPM for specific device.
Signed-off-by: Shaohua Li <shaohua.li@intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2008-02-25 01:46:41 +00:00
|
|
|
|
2011-12-06 18:48:35 +00:00
|
|
|
ASPM is initially set up by the firmware. With this option enabled,
|
2010-06-22 21:03:03 +00:00
|
|
|
Linux can modify this state in order to disable ASPM on known-bad
|
|
|
|
hardware or configurations and enable it when known-safe.
|
|
|
|
|
|
|
|
ASPM can be disabled or enabled at runtime via
|
|
|
|
/sys/module/pcie_aspm/parameters/policy
|
|
|
|
|
|
|
|
When in doubt, say Y.
|
2016-03-15 11:28:32 +00:00
|
|
|
|
PCI: add PCI Express ASPM support
PCI Express ASPM defines a protocol for PCI Express components in the D0
state to reduce Link power by placing their Links into a low power state
and instructing the other end of the Link to do likewise. This
capability allows hardware-autonomous, dynamic Link power reduction
beyond what is achievable by software-only controlled power management.
However, The device should be configured by software appropriately.
Enabling ASPM will save power, but will introduce device latency.
This patch adds ASPM support in Linux. It introduces a global policy for
ASPM, a sysfs file /sys/module/pcie_aspm/parameters/policy can control
it. The interface can be used as a boot option too. Currently we have
below setting:
-default, BIOS default setting
-powersave, highest power saving mode, enable all available ASPM
state and clock power management
-performance, highest performance, disable ASPM and clock power
management
By default, the 'default' policy is used currently.
In my test, power difference between powersave mode and performance mode
is about 1.3w in a system with 3 PCIE links.
Note: some devices might not work well with aspm, either because chipset
issue or device issue. The patch provide API (pci_disable_link_state),
driver can disable ASPM for specific device.
Signed-off-by: Shaohua Li <shaohua.li@intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2008-02-25 01:46:41 +00:00
|
|
|
config PCIEASPM_DEBUG
|
|
|
|
bool "Debug PCI Express ASPM"
|
|
|
|
depends on PCIEASPM
|
|
|
|
help
|
|
|
|
This enables PCI Express ASPM debug support. It will add per-device
|
|
|
|
interface to control ASPM.
|
2010-02-17 22:39:08 +00:00
|
|
|
|
2012-02-03 15:18:13 +00:00
|
|
|
choice
|
|
|
|
prompt "Default ASPM policy"
|
|
|
|
default PCIEASPM_DEFAULT
|
|
|
|
depends on PCIEASPM
|
|
|
|
|
|
|
|
config PCIEASPM_DEFAULT
|
2016-03-15 11:28:32 +00:00
|
|
|
bool "BIOS default"
|
2012-02-03 15:18:13 +00:00
|
|
|
depends on PCIEASPM
|
|
|
|
help
|
|
|
|
Use the BIOS defaults for PCI Express ASPM.
|
|
|
|
|
|
|
|
config PCIEASPM_POWERSAVE
|
2016-03-15 11:28:32 +00:00
|
|
|
bool "Powersave"
|
2012-02-03 15:18:13 +00:00
|
|
|
depends on PCIEASPM
|
|
|
|
help
|
|
|
|
Enable PCI Express ASPM L0s and L1 where possible, even if the
|
|
|
|
BIOS did not.
|
|
|
|
|
2017-01-03 06:34:11 +00:00
|
|
|
config PCIEASPM_POWER_SUPERSAVE
|
|
|
|
bool "Power Supersave"
|
|
|
|
depends on PCIEASPM
|
|
|
|
help
|
|
|
|
Same as PCIEASPM_POWERSAVE, except it also enables L1 substates where
|
|
|
|
possible. This would result in higher power savings while staying in L1
|
|
|
|
where the components support it.
|
|
|
|
|
2012-02-03 15:18:13 +00:00
|
|
|
config PCIEASPM_PERFORMANCE
|
2016-03-15 11:28:32 +00:00
|
|
|
bool "Performance"
|
2012-02-03 15:18:13 +00:00
|
|
|
depends on PCIEASPM
|
|
|
|
help
|
|
|
|
Disable PCI Express ASPM L0s and L1, even if the BIOS enabled them.
|
|
|
|
endchoice
|
|
|
|
|
2010-02-17 22:39:08 +00:00
|
|
|
config PCIE_PME
|
|
|
|
def_bool y
|
2014-11-27 22:16:57 +00:00
|
|
|
depends on PCIEPORTBUS && PM
|
2016-04-28 22:24:48 +00:00
|
|
|
|
|
|
|
config PCIE_DPC
|
2018-06-08 13:48:55 +00:00
|
|
|
bool "PCI Express Downstream Port Containment support"
|
2018-01-24 23:03:18 +00:00
|
|
|
depends on PCIEPORTBUS && PCIEAER
|
2016-04-28 22:24:48 +00:00
|
|
|
help
|
|
|
|
This enables PCI Express Downstream Port Containment (DPC)
|
|
|
|
driver support. DPC events from Root and Downstream ports
|
|
|
|
will be handled by the DPC driver. If your system doesn't
|
|
|
|
have this capability or you do not want to use this feature,
|
|
|
|
it is safe to answer N.
|
2016-06-11 19:13:38 +00:00
|
|
|
|
|
|
|
config PCIE_PTM
|
2018-06-08 13:48:55 +00:00
|
|
|
bool "PCI Express Precision Time Measurement support"
|
2016-06-11 19:13:38 +00:00
|
|
|
depends on PCIEPORTBUS
|
|
|
|
help
|
|
|
|
This enables PCI Express Precision Time Measurement (PTM)
|
|
|
|
support.
|
|
|
|
|
|
|
|
This is only useful if you have devices that support PTM, but it
|
|
|
|
is safe to enable even if you don't.
|
2019-05-01 14:29:42 +00:00
|
|
|
|
|
|
|
config PCIE_BW
|
|
|
|
bool "PCI Express Bandwidth Change Notification"
|
|
|
|
depends on PCIEPORTBUS
|
|
|
|
help
|
|
|
|
This enables PCI Express Bandwidth Change Notification. If
|
|
|
|
you know link width or rate changes occur only to correct
|
|
|
|
unreliable links, you may answer Y.
|