2014-05-23 16:05:27 +00:00
|
|
|
/*
|
|
|
|
* Copyright © 2014 Intel Corporation
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
* Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
|
|
* DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
* Author: Shobhit Kumar <shobhit.kumar@intel.com>
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <drm/drmP.h>
|
|
|
|
#include <drm/drm_crtc.h>
|
|
|
|
#include <drm/drm_edid.h>
|
|
|
|
#include <drm/i915_drm.h>
|
2016-12-05 07:30:34 +00:00
|
|
|
#include <linux/gpio/consumer.h>
|
2014-05-23 16:05:27 +00:00
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <video/mipi_display.h>
|
|
|
|
#include <asm/intel-mid.h>
|
|
|
|
#include <video/mipi_display.h>
|
|
|
|
#include "i915_drv.h"
|
|
|
|
#include "intel_drv.h"
|
|
|
|
#include "intel_dsi.h"
|
|
|
|
|
|
|
|
#define MIPI_TRANSFER_MODE_SHIFT 0
|
|
|
|
#define MIPI_VIRTUAL_CHANNEL_SHIFT 1
|
|
|
|
#define MIPI_PORT_SHIFT 3
|
|
|
|
|
|
|
|
#define PREPARE_CNT_MAX 0x3F
|
|
|
|
#define EXIT_ZERO_CNT_MAX 0x3F
|
|
|
|
#define CLK_ZERO_CNT_MAX 0xFF
|
|
|
|
#define TRAIL_CNT_MAX 0x1F
|
|
|
|
|
|
|
|
#define NS_KHZ_RATIO 1000000
|
|
|
|
|
2016-04-05 19:30:49 +00:00
|
|
|
/* base offsets for gpio pads */
|
|
|
|
#define VLV_GPIO_NC_0_HV_DDI0_HPD 0x4130
|
|
|
|
#define VLV_GPIO_NC_1_HV_DDI0_DDC_SDA 0x4120
|
|
|
|
#define VLV_GPIO_NC_2_HV_DDI0_DDC_SCL 0x4110
|
|
|
|
#define VLV_GPIO_NC_3_PANEL0_VDDEN 0x4140
|
|
|
|
#define VLV_GPIO_NC_4_PANEL0_BKLTEN 0x4150
|
|
|
|
#define VLV_GPIO_NC_5_PANEL0_BKLTCTL 0x4160
|
|
|
|
#define VLV_GPIO_NC_6_HV_DDI1_HPD 0x4180
|
|
|
|
#define VLV_GPIO_NC_7_HV_DDI1_DDC_SDA 0x4190
|
|
|
|
#define VLV_GPIO_NC_8_HV_DDI1_DDC_SCL 0x4170
|
|
|
|
#define VLV_GPIO_NC_9_PANEL1_VDDEN 0x4100
|
|
|
|
#define VLV_GPIO_NC_10_PANEL1_BKLTEN 0x40E0
|
|
|
|
#define VLV_GPIO_NC_11_PANEL1_BKLTCTL 0x40F0
|
|
|
|
|
|
|
|
#define VLV_GPIO_PCONF0(base_offset) (base_offset)
|
|
|
|
#define VLV_GPIO_PAD_VAL(base_offset) ((base_offset) + 8)
|
2014-05-23 16:05:27 +00:00
|
|
|
|
2016-04-07 13:36:54 +00:00
|
|
|
struct gpio_map {
|
2016-04-05 19:30:49 +00:00
|
|
|
u16 base_offset;
|
|
|
|
bool init;
|
2014-05-23 16:05:27 +00:00
|
|
|
};
|
|
|
|
|
2016-04-07 13:36:54 +00:00
|
|
|
static struct gpio_map vlv_gpio_table[] = {
|
2016-04-05 19:30:49 +00:00
|
|
|
{ VLV_GPIO_NC_0_HV_DDI0_HPD },
|
|
|
|
{ VLV_GPIO_NC_1_HV_DDI0_DDC_SDA },
|
|
|
|
{ VLV_GPIO_NC_2_HV_DDI0_DDC_SCL },
|
|
|
|
{ VLV_GPIO_NC_3_PANEL0_VDDEN },
|
|
|
|
{ VLV_GPIO_NC_4_PANEL0_BKLTEN },
|
|
|
|
{ VLV_GPIO_NC_5_PANEL0_BKLTCTL },
|
|
|
|
{ VLV_GPIO_NC_6_HV_DDI1_HPD },
|
|
|
|
{ VLV_GPIO_NC_7_HV_DDI1_DDC_SDA },
|
|
|
|
{ VLV_GPIO_NC_8_HV_DDI1_DDC_SCL },
|
|
|
|
{ VLV_GPIO_NC_9_PANEL1_VDDEN },
|
|
|
|
{ VLV_GPIO_NC_10_PANEL1_BKLTEN },
|
|
|
|
{ VLV_GPIO_NC_11_PANEL1_BKLTCTL },
|
2014-05-23 16:05:27 +00:00
|
|
|
};
|
|
|
|
|
2016-04-26 10:27:40 +00:00
|
|
|
#define CHV_GPIO_IDX_START_N 0
|
|
|
|
#define CHV_GPIO_IDX_START_E 73
|
|
|
|
#define CHV_GPIO_IDX_START_SW 100
|
|
|
|
#define CHV_GPIO_IDX_START_SE 198
|
|
|
|
|
|
|
|
#define CHV_VBT_MAX_PINS_PER_FMLY 15
|
|
|
|
|
|
|
|
#define CHV_GPIO_PAD_CFG0(f, i) (0x4400 + (f) * 0x400 + (i) * 8)
|
|
|
|
#define CHV_GPIO_GPIOEN (1 << 15)
|
|
|
|
#define CHV_GPIO_GPIOCFG_GPIO (0 << 8)
|
|
|
|
#define CHV_GPIO_GPIOCFG_GPO (1 << 8)
|
|
|
|
#define CHV_GPIO_GPIOCFG_GPI (2 << 8)
|
|
|
|
#define CHV_GPIO_GPIOCFG_HIZ (3 << 8)
|
|
|
|
#define CHV_GPIO_GPIOTXSTATE(state) ((!!(state)) << 1)
|
|
|
|
|
|
|
|
#define CHV_GPIO_PAD_CFG1(f, i) (0x4400 + (f) * 0x400 + (i) * 8 + 4)
|
|
|
|
#define CHV_GPIO_CFGLOCK (1 << 31)
|
|
|
|
|
2014-12-04 05:28:48 +00:00
|
|
|
static inline enum port intel_dsi_seq_port_to_port(u8 port)
|
|
|
|
{
|
|
|
|
return port ? PORT_C : PORT_A;
|
|
|
|
}
|
|
|
|
|
2015-01-16 12:27:21 +00:00
|
|
|
static const u8 *mipi_exec_send_packet(struct intel_dsi *intel_dsi,
|
|
|
|
const u8 *data)
|
2014-05-23 16:05:27 +00:00
|
|
|
{
|
2015-01-16 12:27:24 +00:00
|
|
|
struct mipi_dsi_device *dsi_device;
|
|
|
|
u8 type, flags, seq_port;
|
2014-05-23 16:05:27 +00:00
|
|
|
u16 len;
|
2014-12-04 05:28:48 +00:00
|
|
|
enum port port;
|
2014-05-23 16:05:27 +00:00
|
|
|
|
2016-09-19 12:02:25 +00:00
|
|
|
DRM_DEBUG_KMS("\n");
|
|
|
|
|
2015-01-16 12:27:24 +00:00
|
|
|
flags = *data++;
|
|
|
|
type = *data++;
|
|
|
|
|
|
|
|
len = *((u16 *) data);
|
|
|
|
data += 2;
|
|
|
|
|
|
|
|
seq_port = (flags >> MIPI_PORT_SHIFT) & 3;
|
2014-05-23 16:05:27 +00:00
|
|
|
|
2014-12-10 16:37:40 +00:00
|
|
|
/* For DSI single link on Port A & C, the seq_port value which is
|
|
|
|
* parsed from Sequence Block#53 of VBT has been set to 0
|
|
|
|
* Now, read/write of packets for the DSI single link on Port A and
|
|
|
|
* Port C will based on the DVO port from VBT block 2.
|
|
|
|
*/
|
|
|
|
if (intel_dsi->ports == (1 << PORT_C))
|
|
|
|
port = PORT_C;
|
|
|
|
else
|
|
|
|
port = intel_dsi_seq_port_to_port(seq_port);
|
2014-05-23 16:05:27 +00:00
|
|
|
|
2015-01-16 12:27:24 +00:00
|
|
|
dsi_device = intel_dsi->dsi_hosts[port]->device;
|
|
|
|
if (!dsi_device) {
|
|
|
|
DRM_DEBUG_KMS("no dsi device for port %c\n", port_name(port));
|
|
|
|
goto out;
|
|
|
|
}
|
2014-05-23 16:05:27 +00:00
|
|
|
|
2015-01-16 12:27:24 +00:00
|
|
|
if ((flags >> MIPI_TRANSFER_MODE_SHIFT) & 1)
|
|
|
|
dsi_device->mode_flags &= ~MIPI_DSI_MODE_LPM;
|
|
|
|
else
|
|
|
|
dsi_device->mode_flags |= MIPI_DSI_MODE_LPM;
|
|
|
|
|
|
|
|
dsi_device->channel = (flags >> MIPI_VIRTUAL_CHANNEL_SHIFT) & 3;
|
2014-05-23 16:05:27 +00:00
|
|
|
|
|
|
|
switch (type) {
|
|
|
|
case MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM:
|
2015-01-16 12:27:24 +00:00
|
|
|
mipi_dsi_generic_write(dsi_device, NULL, 0);
|
2014-05-23 16:05:27 +00:00
|
|
|
break;
|
|
|
|
case MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM:
|
2015-01-16 12:27:24 +00:00
|
|
|
mipi_dsi_generic_write(dsi_device, data, 1);
|
2014-05-23 16:05:27 +00:00
|
|
|
break;
|
|
|
|
case MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM:
|
2015-01-16 12:27:24 +00:00
|
|
|
mipi_dsi_generic_write(dsi_device, data, 2);
|
2014-05-23 16:05:27 +00:00
|
|
|
break;
|
|
|
|
case MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM:
|
|
|
|
case MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM:
|
|
|
|
case MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM:
|
|
|
|
DRM_DEBUG_DRIVER("Generic Read not yet implemented or used\n");
|
|
|
|
break;
|
|
|
|
case MIPI_DSI_GENERIC_LONG_WRITE:
|
2015-01-16 12:27:24 +00:00
|
|
|
mipi_dsi_generic_write(dsi_device, data, len);
|
2014-05-23 16:05:27 +00:00
|
|
|
break;
|
|
|
|
case MIPI_DSI_DCS_SHORT_WRITE:
|
2015-01-16 12:27:24 +00:00
|
|
|
mipi_dsi_dcs_write_buffer(dsi_device, data, 1);
|
2014-05-23 16:05:27 +00:00
|
|
|
break;
|
|
|
|
case MIPI_DSI_DCS_SHORT_WRITE_PARAM:
|
2015-01-16 12:27:24 +00:00
|
|
|
mipi_dsi_dcs_write_buffer(dsi_device, data, 2);
|
2014-05-23 16:05:27 +00:00
|
|
|
break;
|
|
|
|
case MIPI_DSI_DCS_READ:
|
|
|
|
DRM_DEBUG_DRIVER("DCS Read not yet implemented or used\n");
|
|
|
|
break;
|
|
|
|
case MIPI_DSI_DCS_LONG_WRITE:
|
2015-01-16 12:27:24 +00:00
|
|
|
mipi_dsi_dcs_write_buffer(dsi_device, data, len);
|
2014-05-23 16:05:27 +00:00
|
|
|
break;
|
2014-05-27 13:53:46 +00:00
|
|
|
}
|
2014-05-23 16:05:27 +00:00
|
|
|
|
2017-02-28 09:26:16 +00:00
|
|
|
wait_for_dsi_fifo_empty(intel_dsi, port);
|
|
|
|
|
2015-01-16 12:27:24 +00:00
|
|
|
out:
|
2014-05-23 16:05:27 +00:00
|
|
|
data += len;
|
|
|
|
|
|
|
|
return data;
|
|
|
|
}
|
|
|
|
|
2015-01-16 12:27:21 +00:00
|
|
|
static const u8 *mipi_exec_delay(struct intel_dsi *intel_dsi, const u8 *data)
|
2014-05-23 16:05:27 +00:00
|
|
|
{
|
2015-01-16 12:27:21 +00:00
|
|
|
u32 delay = *((const u32 *) data);
|
2014-05-23 16:05:27 +00:00
|
|
|
|
2016-09-19 12:02:25 +00:00
|
|
|
DRM_DEBUG_KMS("\n");
|
|
|
|
|
2014-05-23 16:05:27 +00:00
|
|
|
usleep_range(delay, delay + 10);
|
|
|
|
data += 4;
|
|
|
|
|
|
|
|
return data;
|
|
|
|
}
|
|
|
|
|
2016-04-05 19:30:50 +00:00
|
|
|
static void vlv_exec_gpio(struct drm_i915_private *dev_priv,
|
|
|
|
u8 gpio_source, u8 gpio_index, bool value)
|
2014-05-23 16:05:27 +00:00
|
|
|
{
|
2016-04-07 13:36:54 +00:00
|
|
|
struct gpio_map *map;
|
2016-04-05 19:30:49 +00:00
|
|
|
u16 pconf0, padval;
|
2016-04-05 19:30:50 +00:00
|
|
|
u32 tmp;
|
|
|
|
u8 port;
|
2014-05-23 16:05:27 +00:00
|
|
|
|
2016-04-05 19:30:49 +00:00
|
|
|
if (gpio_index >= ARRAY_SIZE(vlv_gpio_table)) {
|
2016-03-18 11:11:09 +00:00
|
|
|
DRM_DEBUG_KMS("unknown gpio index %u\n", gpio_index);
|
2016-04-05 19:30:50 +00:00
|
|
|
return;
|
2016-02-04 16:52:47 +00:00
|
|
|
}
|
|
|
|
|
2016-04-07 13:36:54 +00:00
|
|
|
map = &vlv_gpio_table[gpio_index];
|
|
|
|
|
2016-02-04 16:52:47 +00:00
|
|
|
if (dev_priv->vbt.dsi.seq_version >= 3) {
|
2016-04-26 10:27:39 +00:00
|
|
|
/* XXX: this assumes vlv_gpio_table only has NC GPIOs. */
|
|
|
|
port = IOSF_PORT_GPIO_NC;
|
2016-03-18 11:11:10 +00:00
|
|
|
} else {
|
|
|
|
if (gpio_source == 0) {
|
|
|
|
port = IOSF_PORT_GPIO_NC;
|
|
|
|
} else if (gpio_source == 1) {
|
2016-04-07 14:26:18 +00:00
|
|
|
DRM_DEBUG_KMS("SC gpio not supported\n");
|
|
|
|
return;
|
2016-03-18 11:11:10 +00:00
|
|
|
} else {
|
|
|
|
DRM_DEBUG_KMS("unknown gpio source %u\n", gpio_source);
|
2016-04-05 19:30:50 +00:00
|
|
|
return;
|
2016-03-18 11:11:10 +00:00
|
|
|
}
|
2016-02-04 16:52:47 +00:00
|
|
|
}
|
|
|
|
|
2016-04-07 13:36:54 +00:00
|
|
|
pconf0 = VLV_GPIO_PCONF0(map->base_offset);
|
|
|
|
padval = VLV_GPIO_PAD_VAL(map->base_offset);
|
2014-05-23 16:05:27 +00:00
|
|
|
|
2015-05-26 17:42:30 +00:00
|
|
|
mutex_lock(&dev_priv->sb_lock);
|
2016-04-07 13:36:54 +00:00
|
|
|
if (!map->init) {
|
2014-05-23 16:05:27 +00:00
|
|
|
/* FIXME: remove constant below */
|
2016-04-05 19:30:49 +00:00
|
|
|
vlv_iosf_sb_write(dev_priv, port, pconf0, 0x2000CC00);
|
2016-04-07 13:36:54 +00:00
|
|
|
map->init = true;
|
2014-05-23 16:05:27 +00:00
|
|
|
}
|
|
|
|
|
2016-04-05 19:30:50 +00:00
|
|
|
tmp = 0x4 | value;
|
|
|
|
vlv_iosf_sb_write(dev_priv, port, padval, tmp);
|
|
|
|
mutex_unlock(&dev_priv->sb_lock);
|
|
|
|
}
|
|
|
|
|
2016-04-26 10:27:40 +00:00
|
|
|
static void chv_exec_gpio(struct drm_i915_private *dev_priv,
|
|
|
|
u8 gpio_source, u8 gpio_index, bool value)
|
|
|
|
{
|
|
|
|
u16 cfg0, cfg1;
|
|
|
|
u16 family_num;
|
|
|
|
u8 port;
|
|
|
|
|
|
|
|
if (dev_priv->vbt.dsi.seq_version >= 3) {
|
|
|
|
if (gpio_index >= CHV_GPIO_IDX_START_SE) {
|
|
|
|
/* XXX: it's unclear whether 255->57 is part of SE. */
|
|
|
|
gpio_index -= CHV_GPIO_IDX_START_SE;
|
|
|
|
port = CHV_IOSF_PORT_GPIO_SE;
|
|
|
|
} else if (gpio_index >= CHV_GPIO_IDX_START_SW) {
|
|
|
|
gpio_index -= CHV_GPIO_IDX_START_SW;
|
|
|
|
port = CHV_IOSF_PORT_GPIO_SW;
|
|
|
|
} else if (gpio_index >= CHV_GPIO_IDX_START_E) {
|
|
|
|
gpio_index -= CHV_GPIO_IDX_START_E;
|
|
|
|
port = CHV_IOSF_PORT_GPIO_E;
|
|
|
|
} else {
|
|
|
|
port = CHV_IOSF_PORT_GPIO_N;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* XXX: The spec is unclear about CHV GPIO on seq v2 */
|
|
|
|
if (gpio_source != 0) {
|
|
|
|
DRM_DEBUG_KMS("unknown gpio source %u\n", gpio_source);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (gpio_index >= CHV_GPIO_IDX_START_E) {
|
|
|
|
DRM_DEBUG_KMS("invalid gpio index %u for GPIO N\n",
|
|
|
|
gpio_index);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
port = CHV_IOSF_PORT_GPIO_N;
|
|
|
|
}
|
|
|
|
|
|
|
|
family_num = gpio_index / CHV_VBT_MAX_PINS_PER_FMLY;
|
|
|
|
gpio_index = gpio_index % CHV_VBT_MAX_PINS_PER_FMLY;
|
|
|
|
|
|
|
|
cfg0 = CHV_GPIO_PAD_CFG0(family_num, gpio_index);
|
|
|
|
cfg1 = CHV_GPIO_PAD_CFG1(family_num, gpio_index);
|
|
|
|
|
|
|
|
mutex_lock(&dev_priv->sb_lock);
|
|
|
|
vlv_iosf_sb_write(dev_priv, port, cfg1, 0);
|
|
|
|
vlv_iosf_sb_write(dev_priv, port, cfg0,
|
2016-12-01 20:29:09 +00:00
|
|
|
CHV_GPIO_GPIOEN | CHV_GPIO_GPIOCFG_GPO |
|
|
|
|
CHV_GPIO_GPIOTXSTATE(value));
|
2016-04-26 10:27:40 +00:00
|
|
|
mutex_unlock(&dev_priv->sb_lock);
|
|
|
|
}
|
|
|
|
|
2016-12-05 07:30:34 +00:00
|
|
|
static void bxt_exec_gpio(struct drm_i915_private *dev_priv,
|
|
|
|
u8 gpio_source, u8 gpio_index, bool value)
|
|
|
|
{
|
|
|
|
/* XXX: this table is a quick ugly hack. */
|
|
|
|
static struct gpio_desc *bxt_gpio_table[U8_MAX + 1];
|
|
|
|
struct gpio_desc *gpio_desc = bxt_gpio_table[gpio_index];
|
|
|
|
|
|
|
|
if (!gpio_desc) {
|
|
|
|
gpio_desc = devm_gpiod_get_index(dev_priv->drm.dev,
|
drm/i915/bxt: use NULL for GPIO connection ID
The commit 213e08ad60ba
("drm/i915/bxt: add bxt dsi gpio element support")
enables GPIO support for Broxton based platforms.
While using that API we might get into troubles in the future, because
we can't rely on label name in the driver since vendor firmware might
provide any GPIO pin there, e.g. "reset", and even mark it in _DSD (in
which case the request will fail).
To avoid inconsistency and potential issues we have two options:
a) generate GPIO ACPI mapping table and supply it via
acpi_dev_add_driver_gpios(), or
b) just pass NULL as connection ID.
The b) approach is much simpler and would work since the driver relies
on GPIO indices only. Moreover, the _CRS fallback mechanism, when
requesting GPIO, has been made stricter, and supplying non-NULL
connection ID when neither _DSD, nor GPIO ACPI mapping is present, is
making request fail.
Bugzilla: https://bugs.freedesktop.org/show_bug.cgi?id=101921
Fixes: f10e4bf6632b ("gpio: acpi: Even more tighten up ACPI GPIO lookups")
Cc: Mika Kahola <mika.kahola@intel.com>
Cc: Jani Nikula <jani.nikula@intel.com>
Tested-by: Mika Kahola <mika.kahola@intel.com>
Signed-off-by: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
Signed-off-by: Jani Nikula <jani.nikula@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20170817105541.63914-1-andriy.shevchenko@linux.intel.com
2017-08-17 10:55:41 +00:00
|
|
|
NULL, gpio_index,
|
2016-12-05 07:30:34 +00:00
|
|
|
value ? GPIOD_OUT_LOW :
|
|
|
|
GPIOD_OUT_HIGH);
|
|
|
|
|
|
|
|
if (IS_ERR_OR_NULL(gpio_desc)) {
|
|
|
|
DRM_ERROR("GPIO index %u request failed (%ld)\n",
|
|
|
|
gpio_index, PTR_ERR(gpio_desc));
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
bxt_gpio_table[gpio_index] = gpio_desc;
|
|
|
|
}
|
|
|
|
|
|
|
|
gpiod_set_value(gpio_desc, value);
|
|
|
|
}
|
|
|
|
|
2016-04-05 19:30:50 +00:00
|
|
|
static const u8 *mipi_exec_gpio(struct intel_dsi *intel_dsi, const u8 *data)
|
|
|
|
{
|
|
|
|
struct drm_device *dev = intel_dsi->base.base.dev;
|
2016-07-04 10:34:36 +00:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(dev);
|
2016-12-05 07:30:34 +00:00
|
|
|
u8 gpio_source, gpio_index = 0, gpio_number;
|
2016-04-05 19:30:50 +00:00
|
|
|
bool value;
|
|
|
|
|
2016-09-19 12:02:25 +00:00
|
|
|
DRM_DEBUG_KMS("\n");
|
|
|
|
|
2016-04-05 19:30:50 +00:00
|
|
|
if (dev_priv->vbt.dsi.seq_version >= 3)
|
2016-12-05 07:30:34 +00:00
|
|
|
gpio_index = *data++;
|
2016-04-05 19:30:50 +00:00
|
|
|
|
2016-12-05 07:30:34 +00:00
|
|
|
gpio_number = *data++;
|
2016-04-05 19:30:50 +00:00
|
|
|
|
|
|
|
/* gpio source in sequence v2 only */
|
|
|
|
if (dev_priv->vbt.dsi.seq_version == 2)
|
|
|
|
gpio_source = (*data >> 1) & 3;
|
|
|
|
else
|
|
|
|
gpio_source = 0;
|
2014-05-23 16:05:27 +00:00
|
|
|
|
|
|
|
/* pull up/down */
|
2016-04-05 19:30:50 +00:00
|
|
|
value = *data++ & 1;
|
|
|
|
|
|
|
|
if (IS_VALLEYVIEW(dev_priv))
|
2016-12-05 07:30:34 +00:00
|
|
|
vlv_exec_gpio(dev_priv, gpio_source, gpio_number, value);
|
2016-04-26 10:27:40 +00:00
|
|
|
else if (IS_CHERRYVIEW(dev_priv))
|
2016-12-05 07:30:34 +00:00
|
|
|
chv_exec_gpio(dev_priv, gpio_source, gpio_number, value);
|
2016-04-05 19:30:50 +00:00
|
|
|
else
|
2016-12-05 07:30:34 +00:00
|
|
|
bxt_exec_gpio(dev_priv, gpio_source, gpio_index, value);
|
2014-05-23 16:05:27 +00:00
|
|
|
|
|
|
|
return data;
|
|
|
|
}
|
|
|
|
|
2016-09-19 12:02:25 +00:00
|
|
|
static const u8 *mipi_exec_i2c(struct intel_dsi *intel_dsi, const u8 *data)
|
2016-01-11 13:29:08 +00:00
|
|
|
{
|
2016-09-19 12:02:25 +00:00
|
|
|
DRM_DEBUG_KMS("Skipping I2C element execution\n");
|
|
|
|
|
2016-01-11 13:29:08 +00:00
|
|
|
return data + *(data + 6) + 7;
|
|
|
|
}
|
|
|
|
|
2016-09-19 12:02:26 +00:00
|
|
|
static const u8 *mipi_exec_spi(struct intel_dsi *intel_dsi, const u8 *data)
|
|
|
|
{
|
|
|
|
DRM_DEBUG_KMS("Skipping SPI element execution\n");
|
|
|
|
|
|
|
|
return data + *(data + 5) + 6;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const u8 *mipi_exec_pmic(struct intel_dsi *intel_dsi, const u8 *data)
|
|
|
|
{
|
|
|
|
DRM_DEBUG_KMS("Skipping PMIC element execution\n");
|
|
|
|
|
|
|
|
return data + 15;
|
|
|
|
}
|
|
|
|
|
2015-01-16 12:27:21 +00:00
|
|
|
typedef const u8 * (*fn_mipi_elem_exec)(struct intel_dsi *intel_dsi,
|
|
|
|
const u8 *data);
|
2014-05-23 16:05:27 +00:00
|
|
|
static const fn_mipi_elem_exec exec_elem[] = {
|
2015-12-21 13:10:59 +00:00
|
|
|
[MIPI_SEQ_ELEM_SEND_PKT] = mipi_exec_send_packet,
|
|
|
|
[MIPI_SEQ_ELEM_DELAY] = mipi_exec_delay,
|
|
|
|
[MIPI_SEQ_ELEM_GPIO] = mipi_exec_gpio,
|
2016-09-19 12:02:25 +00:00
|
|
|
[MIPI_SEQ_ELEM_I2C] = mipi_exec_i2c,
|
2016-09-19 12:02:26 +00:00
|
|
|
[MIPI_SEQ_ELEM_SPI] = mipi_exec_spi,
|
|
|
|
[MIPI_SEQ_ELEM_PMIC] = mipi_exec_pmic,
|
2014-05-23 16:05:27 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* MIPI Sequence from VBT #53 parsing logic
|
|
|
|
* We have already separated each seqence during bios parsing
|
|
|
|
* Following is generic execution function for any sequence
|
|
|
|
*/
|
|
|
|
|
|
|
|
static const char * const seq_name[] = {
|
2016-12-02 15:01:28 +00:00
|
|
|
[MIPI_SEQ_DEASSERT_RESET] = "MIPI_SEQ_DEASSERT_RESET",
|
2015-12-21 13:10:58 +00:00
|
|
|
[MIPI_SEQ_INIT_OTP] = "MIPI_SEQ_INIT_OTP",
|
|
|
|
[MIPI_SEQ_DISPLAY_ON] = "MIPI_SEQ_DISPLAY_ON",
|
|
|
|
[MIPI_SEQ_DISPLAY_OFF] = "MIPI_SEQ_DISPLAY_OFF",
|
2016-12-02 15:01:28 +00:00
|
|
|
[MIPI_SEQ_ASSERT_RESET] = "MIPI_SEQ_ASSERT_RESET",
|
2016-01-05 15:08:17 +00:00
|
|
|
[MIPI_SEQ_BACKLIGHT_ON] = "MIPI_SEQ_BACKLIGHT_ON",
|
|
|
|
[MIPI_SEQ_BACKLIGHT_OFF] = "MIPI_SEQ_BACKLIGHT_OFF",
|
|
|
|
[MIPI_SEQ_TEAR_ON] = "MIPI_SEQ_TEAR_ON",
|
|
|
|
[MIPI_SEQ_TEAR_OFF] = "MIPI_SEQ_TEAR_OFF",
|
|
|
|
[MIPI_SEQ_POWER_ON] = "MIPI_SEQ_POWER_ON",
|
|
|
|
[MIPI_SEQ_POWER_OFF] = "MIPI_SEQ_POWER_OFF",
|
2014-05-23 16:05:27 +00:00
|
|
|
};
|
|
|
|
|
2015-12-21 13:10:58 +00:00
|
|
|
static const char *sequence_name(enum mipi_seq seq_id)
|
|
|
|
{
|
|
|
|
if (seq_id < ARRAY_SIZE(seq_name) && seq_name[seq_id])
|
|
|
|
return seq_name[seq_id];
|
|
|
|
else
|
|
|
|
return "(unknown)";
|
|
|
|
}
|
|
|
|
|
2017-03-06 14:31:27 +00:00
|
|
|
void intel_dsi_vbt_exec_sequence(struct intel_dsi *intel_dsi,
|
2017-02-28 09:26:20 +00:00
|
|
|
enum mipi_seq seq_id)
|
2014-05-23 16:05:27 +00:00
|
|
|
{
|
2016-01-11 13:15:02 +00:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(intel_dsi->base.base.dev);
|
2015-12-21 13:11:06 +00:00
|
|
|
const u8 *data;
|
2014-05-23 16:05:27 +00:00
|
|
|
fn_mipi_elem_exec mipi_elem_exec;
|
|
|
|
|
2015-12-21 13:11:06 +00:00
|
|
|
if (WARN_ON(seq_id >= ARRAY_SIZE(dev_priv->vbt.dsi.sequence)))
|
2014-05-23 16:05:27 +00:00
|
|
|
return;
|
|
|
|
|
2015-12-21 13:11:06 +00:00
|
|
|
data = dev_priv->vbt.dsi.sequence[seq_id];
|
2016-09-19 12:02:24 +00:00
|
|
|
if (!data)
|
2015-12-21 13:11:06 +00:00
|
|
|
return;
|
2014-05-23 16:05:27 +00:00
|
|
|
|
2015-12-21 13:11:06 +00:00
|
|
|
WARN_ON(*data != seq_id);
|
|
|
|
|
|
|
|
DRM_DEBUG_KMS("Starting MIPI sequence %d - %s\n",
|
|
|
|
seq_id, sequence_name(seq_id));
|
|
|
|
|
|
|
|
/* Skip Sequence Byte. */
|
2014-05-23 16:05:27 +00:00
|
|
|
data++;
|
|
|
|
|
2016-01-11 13:15:02 +00:00
|
|
|
/* Skip Size of Sequence. */
|
|
|
|
if (dev_priv->vbt.dsi.seq_version >= 3)
|
|
|
|
data += 4;
|
|
|
|
|
2014-05-23 16:05:27 +00:00
|
|
|
while (1) {
|
2015-12-21 13:10:59 +00:00
|
|
|
u8 operation_byte = *data++;
|
2016-01-05 15:06:48 +00:00
|
|
|
u8 operation_size = 0;
|
|
|
|
|
|
|
|
if (operation_byte == MIPI_SEQ_ELEM_END)
|
|
|
|
break;
|
|
|
|
|
|
|
|
if (operation_byte < ARRAY_SIZE(exec_elem))
|
|
|
|
mipi_elem_exec = exec_elem[operation_byte];
|
|
|
|
else
|
|
|
|
mipi_elem_exec = NULL;
|
|
|
|
|
|
|
|
/* Size of Operation. */
|
|
|
|
if (dev_priv->vbt.dsi.seq_version >= 3)
|
|
|
|
operation_size = *data++;
|
|
|
|
|
|
|
|
if (mipi_elem_exec) {
|
2016-09-19 12:02:30 +00:00
|
|
|
const u8 *next = data + operation_size;
|
|
|
|
|
2016-01-05 15:06:48 +00:00
|
|
|
data = mipi_elem_exec(intel_dsi, data);
|
2016-09-19 12:02:30 +00:00
|
|
|
|
|
|
|
/* Consistency check if we have size. */
|
|
|
|
if (operation_size && data != next) {
|
|
|
|
DRM_ERROR("Inconsistent operation size\n");
|
|
|
|
return;
|
|
|
|
}
|
2016-01-05 15:06:48 +00:00
|
|
|
} else if (operation_size) {
|
|
|
|
/* We have size, skip. */
|
|
|
|
DRM_DEBUG_KMS("Unsupported MIPI operation byte %u\n",
|
|
|
|
operation_byte);
|
|
|
|
data += operation_size;
|
|
|
|
} else {
|
|
|
|
/* No size, can't skip without parsing. */
|
2015-12-21 13:10:59 +00:00
|
|
|
DRM_ERROR("Unsupported MIPI operation byte %u\n",
|
|
|
|
operation_byte);
|
2014-05-23 16:05:27 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-03-06 14:31:26 +00:00
|
|
|
int intel_dsi_vbt_get_modes(struct intel_dsi *intel_dsi)
|
2015-01-23 13:30:56 +00:00
|
|
|
{
|
2017-03-06 14:31:26 +00:00
|
|
|
struct intel_connector *connector = intel_dsi->attached_connector;
|
2015-01-23 13:30:56 +00:00
|
|
|
struct drm_device *dev = intel_dsi->base.base.dev;
|
2016-07-04 10:34:36 +00:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(dev);
|
2015-01-23 13:30:56 +00:00
|
|
|
struct drm_display_mode *mode;
|
|
|
|
|
|
|
|
mode = drm_mode_duplicate(dev, dev_priv->vbt.lfp_lvds_vbt_mode);
|
|
|
|
if (!mode)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
mode->type |= DRM_MODE_TYPE_PREFERRED;
|
|
|
|
|
2017-03-06 14:31:26 +00:00
|
|
|
drm_mode_probed_add(&connector->base, mode);
|
2015-01-23 13:30:56 +00:00
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2017-03-06 14:31:26 +00:00
|
|
|
bool intel_dsi_vbt_init(struct intel_dsi *intel_dsi, u16 panel_id)
|
2014-05-23 16:05:27 +00:00
|
|
|
{
|
|
|
|
struct drm_device *dev = intel_dsi->base.base.dev;
|
2016-07-04 10:34:36 +00:00
|
|
|
struct drm_i915_private *dev_priv = to_i915(dev);
|
2014-05-23 16:05:27 +00:00
|
|
|
struct mipi_config *mipi_config = dev_priv->vbt.dsi.config;
|
|
|
|
struct mipi_pps_data *pps = dev_priv->vbt.dsi.pps;
|
|
|
|
struct drm_display_mode *mode = dev_priv->vbt.lfp_lvds_vbt_mode;
|
2016-03-16 10:21:40 +00:00
|
|
|
u32 bpp;
|
2014-05-23 16:05:27 +00:00
|
|
|
u32 tlpx_ns, extra_byte_count, bitrate, tlpx_ui;
|
|
|
|
u32 ui_num, ui_den;
|
|
|
|
u32 prepare_cnt, exit_zero_cnt, clk_zero_cnt, trail_cnt;
|
|
|
|
u32 ths_prepare_ns, tclk_trail_ns;
|
|
|
|
u32 tclk_prepare_clkzero, ths_prepare_hszero;
|
|
|
|
u32 lp_to_hs_switch, hs_to_lp_switch;
|
2014-07-30 15:04:57 +00:00
|
|
|
u32 pclk, computed_ddr;
|
2017-02-17 12:43:29 +00:00
|
|
|
u32 mul;
|
2014-07-30 15:04:57 +00:00
|
|
|
u16 burst_mode_ratio;
|
2015-01-16 12:27:24 +00:00
|
|
|
enum port port;
|
2014-05-23 16:05:27 +00:00
|
|
|
|
|
|
|
DRM_DEBUG_KMS("\n");
|
|
|
|
|
|
|
|
intel_dsi->eotp_pkt = mipi_config->eot_pkt_disabled ? 0 : 1;
|
|
|
|
intel_dsi->clock_stop = mipi_config->enable_clk_stop ? 1 : 0;
|
|
|
|
intel_dsi->lane_count = mipi_config->lane_cnt + 1;
|
2016-04-07 09:06:06 +00:00
|
|
|
intel_dsi->pixel_format =
|
|
|
|
pixel_format_from_register_bits(
|
|
|
|
mipi_config->videomode_color_format << 7);
|
2016-03-16 10:21:40 +00:00
|
|
|
bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
|
|
|
|
|
2014-12-05 08:39:28 +00:00
|
|
|
intel_dsi->dual_link = mipi_config->dual_link;
|
2014-12-05 08:43:41 +00:00
|
|
|
intel_dsi->pixel_overlap = mipi_config->pixel_overlap;
|
2014-05-23 16:05:27 +00:00
|
|
|
intel_dsi->operation_mode = mipi_config->is_cmd_mode;
|
|
|
|
intel_dsi->video_mode_format = mipi_config->video_transfer_mode;
|
|
|
|
intel_dsi->escape_clk_div = mipi_config->byte_clk_sel;
|
|
|
|
intel_dsi->lp_rx_timeout = mipi_config->lp_rx_timeout;
|
|
|
|
intel_dsi->turn_arnd_val = mipi_config->turn_around_timeout;
|
|
|
|
intel_dsi->rst_timer_val = mipi_config->device_reset_timer;
|
|
|
|
intel_dsi->init_count = mipi_config->master_init_timer;
|
|
|
|
intel_dsi->bw_timer = mipi_config->dbi_bw_timer;
|
2014-05-27 13:53:46 +00:00
|
|
|
intel_dsi->video_frmt_cfg_bits =
|
|
|
|
mipi_config->bta_enabled ? DISABLE_VIDEO_BTA : 0;
|
2014-05-23 16:05:27 +00:00
|
|
|
|
2014-07-30 15:04:57 +00:00
|
|
|
pclk = mode->clock;
|
|
|
|
|
2014-12-05 08:43:41 +00:00
|
|
|
/* In dual link mode each port needs half of pixel clock */
|
|
|
|
if (intel_dsi->dual_link) {
|
|
|
|
pclk = pclk / 2;
|
|
|
|
|
|
|
|
/* we can enable pixel_overlap if needed by panel. In this
|
|
|
|
* case we need to increase the pixelclock for extra pixels
|
|
|
|
*/
|
|
|
|
if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
|
|
|
|
pclk += DIV_ROUND_UP(mode->vtotal *
|
|
|
|
intel_dsi->pixel_overlap *
|
|
|
|
60, 1000);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-07-30 15:04:57 +00:00
|
|
|
/* Burst Mode Ratio
|
|
|
|
* Target ddr frequency from VBT / non burst ddr freq
|
|
|
|
* multiply by 100 to preserve remainder
|
|
|
|
*/
|
|
|
|
if (intel_dsi->video_mode_format == VIDEO_MODE_BURST) {
|
|
|
|
if (mipi_config->target_burst_mode_freq) {
|
2016-03-16 10:21:40 +00:00
|
|
|
computed_ddr = (pclk * bpp) / intel_dsi->lane_count;
|
2014-07-30 15:04:57 +00:00
|
|
|
|
|
|
|
if (mipi_config->target_burst_mode_freq <
|
|
|
|
computed_ddr) {
|
|
|
|
DRM_ERROR("Burst mode freq is less than computed\n");
|
2017-03-06 14:31:26 +00:00
|
|
|
return false;
|
2014-07-30 15:04:57 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
burst_mode_ratio = DIV_ROUND_UP(
|
|
|
|
mipi_config->target_burst_mode_freq * 100,
|
|
|
|
computed_ddr);
|
|
|
|
|
|
|
|
pclk = DIV_ROUND_UP(pclk * burst_mode_ratio, 100);
|
|
|
|
} else {
|
|
|
|
DRM_ERROR("Burst mode target is not set\n");
|
2017-03-06 14:31:26 +00:00
|
|
|
return false;
|
2014-07-30 15:04:57 +00:00
|
|
|
}
|
|
|
|
} else
|
|
|
|
burst_mode_ratio = 100;
|
|
|
|
|
|
|
|
intel_dsi->burst_mode_ratio = burst_mode_ratio;
|
|
|
|
intel_dsi->pclk = pclk;
|
|
|
|
|
2016-03-16 10:21:40 +00:00
|
|
|
bitrate = (pclk * bpp) / intel_dsi->lane_count;
|
2014-07-30 15:04:57 +00:00
|
|
|
|
2014-05-23 16:05:27 +00:00
|
|
|
switch (intel_dsi->escape_clk_div) {
|
|
|
|
case 0:
|
|
|
|
tlpx_ns = 50;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
tlpx_ns = 100;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 2:
|
|
|
|
tlpx_ns = 200;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
tlpx_ns = 50;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (intel_dsi->lane_count) {
|
|
|
|
case 1:
|
|
|
|
case 2:
|
|
|
|
extra_byte_count = 2;
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
extra_byte_count = 4;
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
default:
|
|
|
|
extra_byte_count = 3;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* in Kbps */
|
|
|
|
ui_num = NS_KHZ_RATIO;
|
|
|
|
ui_den = bitrate;
|
|
|
|
|
|
|
|
tclk_prepare_clkzero = mipi_config->tclk_prepare_clkzero;
|
|
|
|
ths_prepare_hszero = mipi_config->ths_prepare_hszero;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* B060
|
|
|
|
* LP byte clock = TLPX/ (8UI)
|
|
|
|
*/
|
|
|
|
intel_dsi->lp_byte_clk = DIV_ROUND_UP(tlpx_ns * ui_den, 8 * ui_num);
|
|
|
|
|
2017-02-17 12:43:29 +00:00
|
|
|
/* DDR clock period = 2 * UI
|
|
|
|
* UI(sec) = 1/(bitrate * 10^3) (bitrate is in KHZ)
|
|
|
|
* UI(nsec) = 10^6 / bitrate
|
|
|
|
* DDR clock period (nsec) = 2 * UI = (2 * 10^6)/ bitrate
|
|
|
|
* DDR clock count = ns_value / DDR clock period
|
2014-05-23 16:05:27 +00:00
|
|
|
*
|
2017-02-17 12:43:29 +00:00
|
|
|
* For GEMINILAKE dphy_param_reg will be programmed in terms of
|
|
|
|
* HS byte clock count for other platform in HS ddr clock count
|
2014-05-23 16:05:27 +00:00
|
|
|
*/
|
2017-02-17 12:43:29 +00:00
|
|
|
mul = IS_GEMINILAKE(dev_priv) ? 8 : 2;
|
2014-05-27 13:53:46 +00:00
|
|
|
ths_prepare_ns = max(mipi_config->ths_prepare,
|
|
|
|
mipi_config->tclk_prepare);
|
2017-02-17 12:43:29 +00:00
|
|
|
|
|
|
|
/* prepare count */
|
|
|
|
prepare_cnt = DIV_ROUND_UP(ths_prepare_ns * ui_den, ui_num * mul);
|
2014-05-23 16:05:27 +00:00
|
|
|
|
|
|
|
/* exit zero count */
|
|
|
|
exit_zero_cnt = DIV_ROUND_UP(
|
|
|
|
(ths_prepare_hszero - ths_prepare_ns) * ui_den,
|
2017-02-17 12:43:29 +00:00
|
|
|
ui_num * mul
|
2014-05-23 16:05:27 +00:00
|
|
|
);
|
|
|
|
|
|
|
|
/*
|
2016-07-02 14:36:03 +00:00
|
|
|
* Exit zero is unified val ths_zero and ths_exit
|
2014-05-23 16:05:27 +00:00
|
|
|
* minimum value for ths_exit = 110ns
|
|
|
|
* min (exit_zero_cnt * 2) = 110/UI
|
|
|
|
* exit_zero_cnt = 55/UI
|
|
|
|
*/
|
2016-07-02 14:36:03 +00:00
|
|
|
if (exit_zero_cnt < (55 * ui_den / ui_num) && (55 * ui_den) % ui_num)
|
|
|
|
exit_zero_cnt += 1;
|
2014-05-23 16:05:27 +00:00
|
|
|
|
|
|
|
/* clk zero count */
|
|
|
|
clk_zero_cnt = DIV_ROUND_UP(
|
2017-02-17 12:43:29 +00:00
|
|
|
(tclk_prepare_clkzero - ths_prepare_ns)
|
|
|
|
* ui_den, ui_num * mul);
|
2014-05-23 16:05:27 +00:00
|
|
|
|
|
|
|
/* trail count */
|
|
|
|
tclk_trail_ns = max(mipi_config->tclk_trail, mipi_config->ths_trail);
|
2017-02-17 12:43:29 +00:00
|
|
|
trail_cnt = DIV_ROUND_UP(tclk_trail_ns * ui_den, ui_num * mul);
|
2014-05-23 16:05:27 +00:00
|
|
|
|
|
|
|
if (prepare_cnt > PREPARE_CNT_MAX ||
|
|
|
|
exit_zero_cnt > EXIT_ZERO_CNT_MAX ||
|
|
|
|
clk_zero_cnt > CLK_ZERO_CNT_MAX ||
|
|
|
|
trail_cnt > TRAIL_CNT_MAX)
|
|
|
|
DRM_DEBUG_DRIVER("Values crossing maximum limits, restricting to max values\n");
|
|
|
|
|
|
|
|
if (prepare_cnt > PREPARE_CNT_MAX)
|
|
|
|
prepare_cnt = PREPARE_CNT_MAX;
|
|
|
|
|
|
|
|
if (exit_zero_cnt > EXIT_ZERO_CNT_MAX)
|
|
|
|
exit_zero_cnt = EXIT_ZERO_CNT_MAX;
|
|
|
|
|
|
|
|
if (clk_zero_cnt > CLK_ZERO_CNT_MAX)
|
|
|
|
clk_zero_cnt = CLK_ZERO_CNT_MAX;
|
|
|
|
|
|
|
|
if (trail_cnt > TRAIL_CNT_MAX)
|
|
|
|
trail_cnt = TRAIL_CNT_MAX;
|
|
|
|
|
|
|
|
/* B080 */
|
|
|
|
intel_dsi->dphy_reg = exit_zero_cnt << 24 | trail_cnt << 16 |
|
|
|
|
clk_zero_cnt << 8 | prepare_cnt;
|
|
|
|
|
|
|
|
/*
|
2017-05-09 13:29:24 +00:00
|
|
|
* LP to HS switch count = 4TLPX + PREP_COUNT * mul + EXIT_ZERO_COUNT *
|
|
|
|
* mul + 10UI + Extra Byte Count
|
2014-05-23 16:05:27 +00:00
|
|
|
*
|
|
|
|
* HS to LP switch count = THS-TRAIL + 2TLPX + Extra Byte Count
|
|
|
|
* Extra Byte Count is calculated according to number of lanes.
|
|
|
|
* High Low Switch Count is the Max of LP to HS and
|
|
|
|
* HS to LP switch count
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
tlpx_ui = DIV_ROUND_UP(tlpx_ns * ui_den, ui_num);
|
|
|
|
|
|
|
|
/* B044 */
|
|
|
|
/* FIXME:
|
|
|
|
* The comment above does not match with the code */
|
2017-05-09 13:29:24 +00:00
|
|
|
lp_to_hs_switch = DIV_ROUND_UP(4 * tlpx_ui + prepare_cnt * mul +
|
|
|
|
exit_zero_cnt * mul + 10, 8);
|
2014-05-23 16:05:27 +00:00
|
|
|
|
|
|
|
hs_to_lp_switch = DIV_ROUND_UP(mipi_config->ths_trail + 2 * tlpx_ui, 8);
|
|
|
|
|
|
|
|
intel_dsi->hs_to_lp_count = max(lp_to_hs_switch, hs_to_lp_switch);
|
|
|
|
intel_dsi->hs_to_lp_count += extra_byte_count;
|
|
|
|
|
|
|
|
/* B088 */
|
|
|
|
/* LP -> HS for clock lanes
|
|
|
|
* LP clk sync + LP11 + LP01 + tclk_prepare + tclk_zero +
|
|
|
|
* extra byte count
|
|
|
|
* 2TPLX + 1TLPX + 1 TPLX(in ns) + prepare_cnt * 2 + clk_zero_cnt *
|
|
|
|
* 2(in UI) + extra byte count
|
|
|
|
* In byteclks = (4TLPX + prepare_cnt * 2 + clk_zero_cnt *2 (in UI)) /
|
|
|
|
* 8 + extra byte count
|
|
|
|
*/
|
|
|
|
intel_dsi->clk_lp_to_hs_count =
|
|
|
|
DIV_ROUND_UP(
|
|
|
|
4 * tlpx_ui + prepare_cnt * 2 +
|
|
|
|
clk_zero_cnt * 2,
|
|
|
|
8);
|
|
|
|
|
|
|
|
intel_dsi->clk_lp_to_hs_count += extra_byte_count;
|
|
|
|
|
|
|
|
/* HS->LP for Clock Lanes
|
|
|
|
* Low Power clock synchronisations + 1Tx byteclk + tclk_trail +
|
|
|
|
* Extra byte count
|
|
|
|
* 2TLPX + 8UI + (trail_count*2)(in UI) + Extra byte count
|
|
|
|
* In byteclks = (2*TLpx(in UI) + trail_count*2 +8)(in UI)/8 +
|
|
|
|
* Extra byte count
|
|
|
|
*/
|
|
|
|
intel_dsi->clk_hs_to_lp_count =
|
|
|
|
DIV_ROUND_UP(2 * tlpx_ui + trail_cnt * 2 + 8,
|
|
|
|
8);
|
|
|
|
intel_dsi->clk_hs_to_lp_count += extra_byte_count;
|
|
|
|
|
2016-12-21 14:31:14 +00:00
|
|
|
DRM_DEBUG_KMS("Pclk %d\n", intel_dsi->pclk);
|
|
|
|
DRM_DEBUG_KMS("Pixel overlap %d\n", intel_dsi->pixel_overlap);
|
|
|
|
DRM_DEBUG_KMS("Lane count %d\n", intel_dsi->lane_count);
|
|
|
|
DRM_DEBUG_KMS("DPHY param reg 0x%x\n", intel_dsi->dphy_reg);
|
|
|
|
DRM_DEBUG_KMS("Video mode format %s\n",
|
|
|
|
intel_dsi->video_mode_format == VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE ?
|
|
|
|
"non-burst with sync pulse" :
|
|
|
|
intel_dsi->video_mode_format == VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS ?
|
|
|
|
"non-burst with sync events" :
|
|
|
|
intel_dsi->video_mode_format == VIDEO_MODE_BURST ?
|
|
|
|
"burst" : "<unknown>");
|
|
|
|
DRM_DEBUG_KMS("Burst mode ratio %d\n", intel_dsi->burst_mode_ratio);
|
|
|
|
DRM_DEBUG_KMS("Reset timer %d\n", intel_dsi->rst_timer_val);
|
2016-11-17 12:30:14 +00:00
|
|
|
DRM_DEBUG_KMS("Eot %s\n", enableddisabled(intel_dsi->eotp_pkt));
|
|
|
|
DRM_DEBUG_KMS("Clockstop %s\n", enableddisabled(!intel_dsi->clock_stop));
|
2014-05-23 16:05:27 +00:00
|
|
|
DRM_DEBUG_KMS("Mode %s\n", intel_dsi->operation_mode ? "command" : "video");
|
2014-12-05 08:43:41 +00:00
|
|
|
if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
|
|
|
|
DRM_DEBUG_KMS("Dual link: DSI_DUAL_LINK_FRONT_BACK\n");
|
|
|
|
else if (intel_dsi->dual_link == DSI_DUAL_LINK_PIXEL_ALT)
|
|
|
|
DRM_DEBUG_KMS("Dual link: DSI_DUAL_LINK_PIXEL_ALT\n");
|
|
|
|
else
|
|
|
|
DRM_DEBUG_KMS("Dual link: NONE\n");
|
2014-05-23 16:05:27 +00:00
|
|
|
DRM_DEBUG_KMS("Pixel Format %d\n", intel_dsi->pixel_format);
|
|
|
|
DRM_DEBUG_KMS("TLPX %d\n", intel_dsi->escape_clk_div);
|
|
|
|
DRM_DEBUG_KMS("LP RX Timeout 0x%x\n", intel_dsi->lp_rx_timeout);
|
|
|
|
DRM_DEBUG_KMS("Turnaround Timeout 0x%x\n", intel_dsi->turn_arnd_val);
|
|
|
|
DRM_DEBUG_KMS("Init Count 0x%x\n", intel_dsi->init_count);
|
|
|
|
DRM_DEBUG_KMS("HS to LP Count 0x%x\n", intel_dsi->hs_to_lp_count);
|
|
|
|
DRM_DEBUG_KMS("LP Byte Clock %d\n", intel_dsi->lp_byte_clk);
|
|
|
|
DRM_DEBUG_KMS("DBI BW Timer 0x%x\n", intel_dsi->bw_timer);
|
|
|
|
DRM_DEBUG_KMS("LP to HS Clock Count 0x%x\n", intel_dsi->clk_lp_to_hs_count);
|
|
|
|
DRM_DEBUG_KMS("HS to LP Clock Count 0x%x\n", intel_dsi->clk_hs_to_lp_count);
|
|
|
|
DRM_DEBUG_KMS("BTA %s\n",
|
2016-11-17 12:30:14 +00:00
|
|
|
enableddisabled(!(intel_dsi->video_frmt_cfg_bits & DISABLE_VIDEO_BTA)));
|
2014-05-23 16:05:27 +00:00
|
|
|
|
|
|
|
/* delays in VBT are in unit of 100us, so need to convert
|
|
|
|
* here in ms
|
|
|
|
* Delay (100us) * 100 /1000 = Delay / 10 (ms) */
|
|
|
|
intel_dsi->backlight_off_delay = pps->bl_disable_delay / 10;
|
|
|
|
intel_dsi->backlight_on_delay = pps->bl_enable_delay / 10;
|
|
|
|
intel_dsi->panel_on_delay = pps->panel_on_delay / 10;
|
|
|
|
intel_dsi->panel_off_delay = pps->panel_off_delay / 10;
|
|
|
|
intel_dsi->panel_pwr_cycle_delay = pps->panel_power_cycle_delay / 10;
|
|
|
|
|
2015-01-16 12:27:24 +00:00
|
|
|
/* a regular driver would get the device in probe */
|
|
|
|
for_each_dsi_port(port, intel_dsi->ports) {
|
|
|
|
mipi_dsi_attach(intel_dsi->dsi_hosts[port]->device);
|
|
|
|
}
|
|
|
|
|
2017-03-06 14:31:26 +00:00
|
|
|
return true;
|
2014-05-23 16:05:27 +00:00
|
|
|
}
|