2015-05-30 14:55:03 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2014 Chen-Yu Tsai
|
|
|
|
*
|
|
|
|
* Chen-Yu Tsai <wens@csie.org>
|
|
|
|
*
|
|
|
|
* This file is dual-licensed: you can use it either under the terms
|
|
|
|
* of the GPL or the X11 license, at your option. Note that this dual
|
|
|
|
* licensing only applies to this file, and not this project as a
|
|
|
|
* whole.
|
|
|
|
*
|
|
|
|
* a) This file is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of the
|
|
|
|
* License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This file is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* Or, alternatively,
|
|
|
|
*
|
|
|
|
* b) Permission is hereby granted, free of charge, to any person
|
|
|
|
* obtaining a copy of this software and associated documentation
|
|
|
|
* files (the "Software"), to deal in the Software without
|
|
|
|
* restriction, including without limitation the rights to use,
|
|
|
|
* copy, modify, merge, publish, distribute, sublicense, and/or
|
|
|
|
* sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following
|
|
|
|
* conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be
|
|
|
|
* included in all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
|
|
|
|
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
|
|
|
* OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
|
|
|
|
* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
|
|
|
|
* HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
|
|
|
|
* WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "skeleton.dtsi"
|
|
|
|
|
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
|
|
|
|
2016-08-31 12:58:20 +00:00
|
|
|
#include <dt-bindings/clock/sun8i-a23-a33-ccu.h>
|
2015-05-30 14:55:03 +00:00
|
|
|
#include <dt-bindings/pinctrl/sun4i-a10.h>
|
2016-08-31 12:58:20 +00:00
|
|
|
#include <dt-bindings/reset/sun8i-a23-a33-ccu.h>
|
2015-05-30 14:55:03 +00:00
|
|
|
|
|
|
|
/ {
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
|
|
|
|
chosen {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2015-11-16 16:38:25 +00:00
|
|
|
simplefb_lcd: framebuffer@0 {
|
2015-05-30 14:55:03 +00:00
|
|
|
compatible = "allwinner,simple-framebuffer",
|
|
|
|
"simple-framebuffer";
|
|
|
|
allwinner,pipeline = "de_be0-lcd0";
|
2016-08-31 12:58:20 +00:00
|
|
|
clocks = <&ccu CLK_BUS_LCD>, <&ccu CLK_BUS_DE_BE>,
|
|
|
|
<&ccu CLK_LCD_CH0>, <&ccu CLK_DE_BE>,
|
|
|
|
<&ccu CLK_DRAM_DE_BE>, <&ccu CLK_DRC>;
|
2015-05-30 14:55:03 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
timer {
|
|
|
|
compatible = "arm,armv7-timer";
|
|
|
|
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
|
|
|
|
clock-frequency = <24000000>;
|
|
|
|
arm,cpu-registers-not-fw-configured;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpus {
|
|
|
|
enable-method = "allwinner,sun8i-a23";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
cpu@0 {
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu@1 {
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
clocks {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
osc24M: osc24M_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <24000000>;
|
|
|
|
clock-output-names = "osc24M";
|
|
|
|
};
|
|
|
|
|
|
|
|
osc32k: osc32k_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <32768>;
|
|
|
|
clock-output-names = "osc32k";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
soc@01c00000 {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
dma: dma-controller@01c02000 {
|
|
|
|
compatible = "allwinner,sun8i-a23-dma";
|
|
|
|
reg = <0x01c02000 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-31 12:58:20 +00:00
|
|
|
clocks = <&ccu CLK_BUS_DMA>;
|
|
|
|
resets = <&ccu RST_BUS_DMA>;
|
2015-05-30 14:55:03 +00:00
|
|
|
#dma-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc0: mmc@01c0f000 {
|
|
|
|
compatible = "allwinner,sun5i-a13-mmc";
|
|
|
|
reg = <0x01c0f000 0x1000>;
|
2016-08-31 12:58:20 +00:00
|
|
|
clocks = <&ccu CLK_BUS_MMC0>,
|
|
|
|
<&ccu CLK_MMC0>,
|
|
|
|
<&ccu CLK_MMC0_OUTPUT>,
|
|
|
|
<&ccu CLK_MMC0_SAMPLE>;
|
2015-05-30 14:55:03 +00:00
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2016-08-31 12:58:20 +00:00
|
|
|
resets = <&ccu RST_BUS_MMC0>;
|
2015-05-30 14:55:03 +00:00
|
|
|
reset-names = "ahb";
|
|
|
|
interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc1: mmc@01c10000 {
|
|
|
|
compatible = "allwinner,sun5i-a13-mmc";
|
|
|
|
reg = <0x01c10000 0x1000>;
|
2016-08-31 12:58:20 +00:00
|
|
|
clocks = <&ccu CLK_BUS_MMC1>,
|
|
|
|
<&ccu CLK_MMC1>,
|
|
|
|
<&ccu CLK_MMC1_OUTPUT>,
|
|
|
|
<&ccu CLK_MMC1_SAMPLE>;
|
2015-05-30 14:55:03 +00:00
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2016-08-31 12:58:20 +00:00
|
|
|
resets = <&ccu RST_BUS_MMC1>;
|
2015-05-30 14:55:03 +00:00
|
|
|
reset-names = "ahb";
|
|
|
|
interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc2: mmc@01c11000 {
|
|
|
|
compatible = "allwinner,sun5i-a13-mmc";
|
|
|
|
reg = <0x01c11000 0x1000>;
|
2016-08-31 12:58:20 +00:00
|
|
|
clocks = <&ccu CLK_BUS_MMC2>,
|
|
|
|
<&ccu CLK_MMC2>,
|
|
|
|
<&ccu CLK_MMC2_OUTPUT>,
|
|
|
|
<&ccu CLK_MMC2_SAMPLE>;
|
2015-05-30 14:55:03 +00:00
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2016-08-31 12:58:20 +00:00
|
|
|
resets = <&ccu RST_BUS_MMC2>;
|
2015-05-30 14:55:03 +00:00
|
|
|
reset-names = "ahb";
|
|
|
|
interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2016-08-23 13:55:46 +00:00
|
|
|
nfc: nand@01c03000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-nand";
|
|
|
|
reg = <0x01c03000 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-31 12:58:20 +00:00
|
|
|
clocks = <&ccu CLK_BUS_NAND>, <&ccu CLK_NAND>;
|
2016-08-23 13:55:46 +00:00
|
|
|
clock-names = "ahb", "mod";
|
2016-08-31 12:58:20 +00:00
|
|
|
resets = <&ccu RST_BUS_NAND>;
|
2016-08-23 13:55:46 +00:00
|
|
|
reset-names = "ahb";
|
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2015-06-02 12:29:11 +00:00
|
|
|
ehci0: usb@01c1a000 {
|
|
|
|
compatible = "allwinner,sun8i-a23-ehci", "generic-ehci";
|
|
|
|
reg = <0x01c1a000 0x100>;
|
|
|
|
interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-31 12:58:20 +00:00
|
|
|
clocks = <&ccu CLK_BUS_EHCI>;
|
|
|
|
resets = <&ccu RST_BUS_EHCI>;
|
2015-06-02 12:29:11 +00:00
|
|
|
phys = <&usbphy 1>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ohci0: usb@01c1a400 {
|
|
|
|
compatible = "allwinner,sun8i-a23-ohci", "generic-ohci";
|
|
|
|
reg = <0x01c1a400 0x100>;
|
|
|
|
interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-31 12:58:20 +00:00
|
|
|
clocks = <&ccu CLK_BUS_OHCI>, <&ccu CLK_USB_OHCI>;
|
|
|
|
resets = <&ccu RST_BUS_OHCI>;
|
2015-06-02 12:29:11 +00:00
|
|
|
phys = <&usbphy 1>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-08-31 12:58:20 +00:00
|
|
|
ccu: clock@01c20000 {
|
|
|
|
reg = <0x01c20000 0x400>;
|
|
|
|
clocks = <&osc24M>, <&osc32k>;
|
|
|
|
clock-names = "hosc", "losc";
|
|
|
|
#clock-cells = <1>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2015-05-30 14:55:03 +00:00
|
|
|
pio: pinctrl@01c20800 {
|
|
|
|
/* compatible gets set in SoC specific dtsi file */
|
|
|
|
reg = <0x01c20800 0x400>;
|
|
|
|
/* interrupts get set in SoC specific dtsi file */
|
2016-08-31 12:58:20 +00:00
|
|
|
clocks = <&ccu CLK_BUS_PIO>;
|
2015-05-30 14:55:03 +00:00
|
|
|
gpio-controller;
|
|
|
|
interrupt-controller;
|
2015-06-17 09:44:24 +00:00
|
|
|
#interrupt-cells = <3>;
|
2015-05-30 14:55:03 +00:00
|
|
|
#gpio-cells = <3>;
|
|
|
|
|
|
|
|
uart0_pins_a: uart0@0 {
|
|
|
|
allwinner,pins = "PF2", "PF4";
|
|
|
|
allwinner,function = "uart0";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc0_pins_a: mmc0@0 {
|
|
|
|
allwinner,pins = "PF0", "PF1", "PF2",
|
|
|
|
"PF3", "PF4", "PF5";
|
|
|
|
allwinner,function = "mmc0";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_30_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc1_pins_a: mmc1@0 {
|
|
|
|
allwinner,pins = "PG0", "PG1", "PG2",
|
|
|
|
"PG3", "PG4", "PG5";
|
|
|
|
allwinner,function = "mmc1";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_30_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
2015-06-02 10:04:01 +00:00
|
|
|
mmc2_8bit_pins: mmc2_8bit {
|
|
|
|
allwinner,pins = "PC5", "PC6", "PC8",
|
|
|
|
"PC9", "PC10", "PC11",
|
|
|
|
"PC12", "PC13", "PC14",
|
2016-01-21 05:26:37 +00:00
|
|
|
"PC15", "PC16";
|
2015-06-02 10:04:01 +00:00
|
|
|
allwinner,function = "mmc2";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_30_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
2015-09-18 07:35:37 +00:00
|
|
|
pwm0_pins: pwm0 {
|
|
|
|
allwinner,pins = "PH0";
|
|
|
|
allwinner,function = "pwm0";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
2015-05-30 14:55:03 +00:00
|
|
|
i2c0_pins_a: i2c0@0 {
|
|
|
|
allwinner,pins = "PH2", "PH3";
|
|
|
|
allwinner,function = "i2c0";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c1_pins_a: i2c1@0 {
|
|
|
|
allwinner,pins = "PH4", "PH5";
|
|
|
|
allwinner,function = "i2c1";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2_pins_a: i2c2@0 {
|
|
|
|
allwinner,pins = "PE12", "PE13";
|
|
|
|
allwinner,function = "i2c2";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
timer@01c20c00 {
|
|
|
|
compatible = "allwinner,sun4i-a10-timer";
|
|
|
|
reg = <0x01c20c00 0xa0>;
|
|
|
|
interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
};
|
|
|
|
|
|
|
|
wdt0: watchdog@01c20ca0 {
|
|
|
|
compatible = "allwinner,sun6i-a31-wdt";
|
|
|
|
reg = <0x01c20ca0 0x20>;
|
|
|
|
interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
};
|
|
|
|
|
2015-09-18 07:35:36 +00:00
|
|
|
pwm: pwm@01c21400 {
|
|
|
|
compatible = "allwinner,sun7i-a20-pwm";
|
|
|
|
reg = <0x01c21400 0xc>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
#pwm-cells = <3>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2015-05-30 14:55:03 +00:00
|
|
|
lradc: lradc@01c22800 {
|
|
|
|
compatible = "allwinner,sun4i-a10-lradc-keys";
|
|
|
|
reg = <0x01c22800 0x100>;
|
|
|
|
interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart0: serial@01c28000 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28000 0x400>;
|
|
|
|
interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2016-08-31 12:58:20 +00:00
|
|
|
clocks = <&ccu CLK_BUS_UART0>;
|
|
|
|
resets = <&ccu RST_BUS_UART0>;
|
2015-05-30 14:55:03 +00:00
|
|
|
dmas = <&dma 6>, <&dma 6>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart1: serial@01c28400 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28400 0x400>;
|
|
|
|
interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2016-08-31 12:58:20 +00:00
|
|
|
clocks = <&ccu CLK_BUS_UART1>;
|
|
|
|
resets = <&ccu RST_BUS_UART1>;
|
2015-05-30 14:55:03 +00:00
|
|
|
dmas = <&dma 7>, <&dma 7>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart2: serial@01c28800 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28800 0x400>;
|
|
|
|
interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2016-08-31 12:58:20 +00:00
|
|
|
clocks = <&ccu CLK_BUS_UART2>;
|
|
|
|
resets = <&ccu RST_BUS_UART2>;
|
2015-05-30 14:55:03 +00:00
|
|
|
dmas = <&dma 8>, <&dma 8>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart3: serial@01c28c00 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28c00 0x400>;
|
|
|
|
interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2016-08-31 12:58:20 +00:00
|
|
|
clocks = <&ccu CLK_BUS_UART3>;
|
|
|
|
resets = <&ccu RST_BUS_UART3>;
|
2015-05-30 14:55:03 +00:00
|
|
|
dmas = <&dma 9>, <&dma 9>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart4: serial@01c29000 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c29000 0x400>;
|
|
|
|
interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2016-08-31 12:58:20 +00:00
|
|
|
clocks = <&ccu CLK_BUS_UART4>;
|
|
|
|
resets = <&ccu RST_BUS_UART4>;
|
2015-05-30 14:55:03 +00:00
|
|
|
dmas = <&dma 10>, <&dma 10>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c0: i2c@01c2ac00 {
|
|
|
|
compatible = "allwinner,sun6i-a31-i2c";
|
|
|
|
reg = <0x01c2ac00 0x400>;
|
|
|
|
interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-31 12:58:20 +00:00
|
|
|
clocks = <&ccu CLK_BUS_I2C0>;
|
|
|
|
resets = <&ccu RST_BUS_I2C0>;
|
2015-05-30 14:55:03 +00:00
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c1: i2c@01c2b000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-i2c";
|
|
|
|
reg = <0x01c2b000 0x400>;
|
|
|
|
interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-31 12:58:20 +00:00
|
|
|
clocks = <&ccu CLK_BUS_I2C1>;
|
|
|
|
resets = <&ccu RST_BUS_I2C1>;
|
2015-05-30 14:55:03 +00:00
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2: i2c@01c2b400 {
|
|
|
|
compatible = "allwinner,sun6i-a31-i2c";
|
|
|
|
reg = <0x01c2b400 0x400>;
|
|
|
|
interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-31 12:58:20 +00:00
|
|
|
clocks = <&ccu CLK_BUS_I2C2>;
|
|
|
|
resets = <&ccu RST_BUS_I2C2>;
|
2015-05-30 14:55:03 +00:00
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gic: interrupt-controller@01c81000 {
|
|
|
|
compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
|
|
|
|
reg = <0x01c81000 0x1000>,
|
|
|
|
<0x01c82000 0x1000>,
|
|
|
|
<0x01c84000 0x2000>,
|
|
|
|
<0x01c86000 0x2000>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
|
|
|
|
};
|
|
|
|
|
|
|
|
rtc: rtc@01f00000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-rtc";
|
|
|
|
reg = <0x01f00000 0x54>;
|
|
|
|
interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
};
|
|
|
|
|
2015-10-14 16:32:21 +00:00
|
|
|
nmi_intc: interrupt-controller@01f00c0c {
|
|
|
|
compatible = "allwinner,sun6i-a31-sc-nmi";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0x01f00c0c 0x38>;
|
|
|
|
interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
};
|
|
|
|
|
2015-05-30 14:55:03 +00:00
|
|
|
prcm@01f01400 {
|
|
|
|
compatible = "allwinner,sun8i-a23-prcm";
|
|
|
|
reg = <0x01f01400 0x200>;
|
|
|
|
|
|
|
|
ar100: ar100_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <1>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
clock-output-names = "ar100";
|
|
|
|
};
|
|
|
|
|
|
|
|
ahb0: ahb0_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <1>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clocks = <&ar100>;
|
|
|
|
clock-output-names = "ahb0";
|
|
|
|
};
|
|
|
|
|
|
|
|
apb0: apb0_clk {
|
|
|
|
compatible = "allwinner,sun8i-a23-apb0-clk";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clocks = <&ahb0>;
|
|
|
|
clock-output-names = "apb0";
|
|
|
|
};
|
|
|
|
|
|
|
|
apb0_gates: apb0_gates_clk {
|
|
|
|
compatible = "allwinner,sun8i-a23-apb0-gates-clk";
|
|
|
|
#clock-cells = <1>;
|
|
|
|
clocks = <&apb0>;
|
|
|
|
clock-output-names = "apb0_pio", "apb0_timer",
|
|
|
|
"apb0_rsb", "apb0_uart",
|
|
|
|
"apb0_i2c";
|
|
|
|
};
|
|
|
|
|
|
|
|
apb0_rst: apb0_rst {
|
|
|
|
compatible = "allwinner,sun6i-a31-clock-reset";
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
cpucfg@01f01c00 {
|
|
|
|
compatible = "allwinner,sun8i-a23-cpuconfig";
|
|
|
|
reg = <0x01f01c00 0x300>;
|
|
|
|
};
|
|
|
|
|
|
|
|
r_uart: serial@01f02800 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01f02800 0x400>;
|
|
|
|
interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
|
|
|
clocks = <&apb0_gates 4>;
|
|
|
|
resets = <&apb0_rst 4>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
r_pio: pinctrl@01f02c00 {
|
|
|
|
compatible = "allwinner,sun8i-a23-r-pinctrl";
|
|
|
|
reg = <0x01f02c00 0x400>;
|
|
|
|
interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&apb0_gates 0>;
|
|
|
|
resets = <&apb0_rst 0>;
|
|
|
|
gpio-controller;
|
|
|
|
interrupt-controller;
|
2015-10-15 14:28:45 +00:00
|
|
|
#interrupt-cells = <3>;
|
2015-05-30 14:55:03 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
#gpio-cells = <3>;
|
|
|
|
|
2015-10-01 11:57:49 +00:00
|
|
|
r_rsb_pins: r_rsb {
|
|
|
|
allwinner,pins = "PL0", "PL1";
|
|
|
|
allwinner,function = "s_rsb";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_20_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
|
|
|
|
};
|
|
|
|
|
2015-05-30 14:55:03 +00:00
|
|
|
r_uart_pins_a: r_uart@0 {
|
|
|
|
allwinner,pins = "PL2", "PL3";
|
|
|
|
allwinner,function = "s_uart";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
};
|
2015-10-01 11:57:49 +00:00
|
|
|
|
|
|
|
r_rsb: rsb@01f03400 {
|
|
|
|
compatible = "allwinner,sun8i-a23-rsb";
|
|
|
|
reg = <0x01f03400 0x400>;
|
|
|
|
interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&apb0_gates 3>;
|
|
|
|
clock-frequency = <3000000>;
|
|
|
|
resets = <&apb0_rst 3>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&r_rsb_pins>;
|
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
2015-05-30 14:55:03 +00:00
|
|
|
};
|
|
|
|
};
|