2012-09-21 01:12:59 +00:00
|
|
|
/*
|
|
|
|
* Samsung's Exynos4 SoC series common device tree source
|
|
|
|
*
|
|
|
|
* Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
|
|
|
|
* http://www.samsung.com
|
|
|
|
* Copyright (c) 2010-2011 Linaro Ltd.
|
|
|
|
* www.linaro.org
|
|
|
|
*
|
|
|
|
* Samsung's Exynos4 SoC series device nodes are listed in this file. Particular
|
|
|
|
* SoCs from Exynos4 series can include this file and provide values for SoCs
|
|
|
|
* specfic bindings.
|
|
|
|
*
|
|
|
|
* Note: This file does not include device nodes for all the controllers in
|
|
|
|
* Exynos4 SoCs. As device tree coverage for Exynos4 increases, additional
|
|
|
|
* nodes can be added to this file.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
2014-02-26 00:53:30 +00:00
|
|
|
#include <dt-bindings/clock/exynos4.h>
|
2014-05-21 23:03:43 +00:00
|
|
|
#include <dt-bindings/clock/exynos-audss-clk.h>
|
2013-06-17 15:02:08 +00:00
|
|
|
#include "skeleton.dtsi"
|
2012-09-21 01:12:59 +00:00
|
|
|
|
|
|
|
/ {
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
|
|
|
|
aliases {
|
|
|
|
spi0 = &spi_0;
|
|
|
|
spi1 = &spi_1;
|
|
|
|
spi2 = &spi_2;
|
2012-11-21 04:35:46 +00:00
|
|
|
i2c0 = &i2c_0;
|
|
|
|
i2c1 = &i2c_1;
|
|
|
|
i2c2 = &i2c_2;
|
|
|
|
i2c3 = &i2c_3;
|
|
|
|
i2c4 = &i2c_4;
|
|
|
|
i2c5 = &i2c_5;
|
|
|
|
i2c6 = &i2c_6;
|
|
|
|
i2c7 = &i2c_7;
|
2015-02-04 14:44:16 +00:00
|
|
|
i2c8 = &i2c_8;
|
2013-08-05 17:49:44 +00:00
|
|
|
csis0 = &csis_0;
|
|
|
|
csis1 = &csis_1;
|
|
|
|
fimc0 = &fimc_0;
|
|
|
|
fimc1 = &fimc_1;
|
|
|
|
fimc2 = &fimc_2;
|
|
|
|
fimc3 = &fimc_3;
|
2014-06-26 11:24:35 +00:00
|
|
|
serial0 = &serial_0;
|
|
|
|
serial1 = &serial_1;
|
|
|
|
serial2 = &serial_2;
|
|
|
|
serial3 = &serial_3;
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2014-05-21 23:03:43 +00:00
|
|
|
clock_audss: clock-controller@03810000 {
|
|
|
|
compatible = "samsung,exynos4210-audss-clock";
|
|
|
|
reg = <0x03810000 0x0C>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2s0: i2s@03830000 {
|
|
|
|
compatible = "samsung,s5pv210-i2s";
|
|
|
|
reg = <0x03830000 0x100>;
|
|
|
|
clocks = <&clock_audss EXYNOS_I2S_BUS>;
|
|
|
|
clock-names = "iis";
|
2015-02-03 14:06:20 +00:00
|
|
|
#clock-cells = <1>;
|
|
|
|
clock-output-names = "i2s_cdclk0";
|
2014-05-21 23:03:43 +00:00
|
|
|
dmas = <&pdma0 12>, <&pdma0 11>, <&pdma0 10>;
|
|
|
|
dma-names = "tx", "rx", "tx-sec";
|
|
|
|
samsung,idma-addr = <0x03000000>;
|
2015-02-03 14:06:21 +00:00
|
|
|
#sound-dai-cells = <1>;
|
2014-05-21 23:03:43 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-04-23 13:46:58 +00:00
|
|
|
chipid@10000000 {
|
|
|
|
compatible = "samsung,exynos4210-chipid";
|
|
|
|
reg = <0x10000000 0x100>;
|
|
|
|
};
|
|
|
|
|
2013-10-06 00:14:39 +00:00
|
|
|
mipi_phy: video-phy@10020710 {
|
|
|
|
compatible = "samsung,s5pv210-mipi-video-phy";
|
|
|
|
#phy-cells = <1>;
|
2015-02-03 22:58:24 +00:00
|
|
|
syscon = <&pmu_system_controller>;
|
2013-10-06 00:14:39 +00:00
|
|
|
};
|
|
|
|
|
2012-11-21 15:22:09 +00:00
|
|
|
pd_mfc: mfc-power-domain@10023C40 {
|
|
|
|
compatible = "samsung,exynos4210-pd";
|
|
|
|
reg = <0x10023C40 0x20>;
|
2015-01-24 04:16:15 +00:00
|
|
|
#power-domain-cells = <0>;
|
2012-11-21 15:22:09 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
pd_g3d: g3d-power-domain@10023C60 {
|
|
|
|
compatible = "samsung,exynos4210-pd";
|
|
|
|
reg = <0x10023C60 0x20>;
|
2015-01-24 04:16:15 +00:00
|
|
|
#power-domain-cells = <0>;
|
2012-11-21 15:22:09 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
pd_lcd0: lcd0-power-domain@10023C80 {
|
|
|
|
compatible = "samsung,exynos4210-pd";
|
|
|
|
reg = <0x10023C80 0x20>;
|
2015-01-24 04:16:15 +00:00
|
|
|
#power-domain-cells = <0>;
|
2012-11-21 15:22:09 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
pd_tv: tv-power-domain@10023C20 {
|
|
|
|
compatible = "samsung,exynos4210-pd";
|
|
|
|
reg = <0x10023C20 0x20>;
|
2015-01-24 04:16:15 +00:00
|
|
|
#power-domain-cells = <0>;
|
2015-02-04 14:44:15 +00:00
|
|
|
power-domains = <&pd_lcd0>;
|
2012-11-21 15:22:09 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
pd_cam: cam-power-domain@10023C00 {
|
|
|
|
compatible = "samsung,exynos4210-pd";
|
|
|
|
reg = <0x10023C00 0x20>;
|
2015-01-24 04:16:15 +00:00
|
|
|
#power-domain-cells = <0>;
|
2012-11-21 15:22:09 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
pd_gps: gps-power-domain@10023CE0 {
|
|
|
|
compatible = "samsung,exynos4210-pd";
|
|
|
|
reg = <0x10023CE0 0x20>;
|
2015-01-24 04:16:15 +00:00
|
|
|
#power-domain-cells = <0>;
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2014-03-17 21:25:58 +00:00
|
|
|
pd_gps_alive: gps-alive-power-domain@10023D00 {
|
|
|
|
compatible = "samsung,exynos4210-pd";
|
|
|
|
reg = <0x10023D00 0x20>;
|
2015-01-24 04:16:15 +00:00
|
|
|
#power-domain-cells = <0>;
|
2014-03-17 21:25:58 +00:00
|
|
|
};
|
|
|
|
|
2013-12-18 18:17:54 +00:00
|
|
|
gic: interrupt-controller@10490000 {
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "arm,cortex-a9-gic";
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
interrupt-controller;
|
2014-05-30 17:21:42 +00:00
|
|
|
reg = <0x10490000 0x10000>, <0x10480000 0x10000>;
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2013-12-18 18:17:54 +00:00
|
|
|
combiner: interrupt-controller@10440000 {
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,exynos4210-combiner";
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
reg = <0x10440000 0x1000>;
|
|
|
|
};
|
|
|
|
|
2014-07-18 18:11:48 +00:00
|
|
|
pmu {
|
|
|
|
compatible = "arm,cortex-a9-pmu";
|
|
|
|
interrupt-parent = <&combiner>;
|
|
|
|
interrupts = <2 2>, <3 2>;
|
|
|
|
};
|
|
|
|
|
2013-12-11 22:39:18 +00:00
|
|
|
sys_reg: syscon@10010000 {
|
2013-04-04 07:04:09 +00:00
|
|
|
compatible = "samsung,exynos4-sysreg", "syscon";
|
|
|
|
reg = <0x10010000 0x400>;
|
|
|
|
};
|
|
|
|
|
2014-05-22 18:30:20 +00:00
|
|
|
pmu_system_controller: system-controller@10020000 {
|
|
|
|
compatible = "samsung,exynos4210-pmu", "syscon";
|
|
|
|
reg = <0x10020000 0x4000>;
|
2015-03-11 15:44:52 +00:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
interrupt-parent = <&gic>;
|
2014-05-22 18:30:20 +00:00
|
|
|
};
|
|
|
|
|
2014-03-28 11:52:43 +00:00
|
|
|
dsi_0: dsi@11C80000 {
|
|
|
|
compatible = "samsung,exynos4210-mipi-dsi";
|
|
|
|
reg = <0x11C80000 0x10000>;
|
|
|
|
interrupts = <0 79 0>;
|
2015-01-24 04:16:15 +00:00
|
|
|
power-domains = <&pd_lcd0>;
|
2014-03-28 11:52:43 +00:00
|
|
|
phys = <&mipi_phy 1>;
|
|
|
|
phy-names = "dsim";
|
2014-05-22 17:38:47 +00:00
|
|
|
clocks = <&clock CLK_DSIM0>, <&clock CLK_SCLK_MIPI0>;
|
2015-06-12 12:59:10 +00:00
|
|
|
clock-names = "bus_clk", "sclk_mipi";
|
2014-03-28 11:52:43 +00:00
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2013-08-05 17:49:44 +00:00
|
|
|
camera {
|
|
|
|
compatible = "samsung,fimc", "simple-bus";
|
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2014-05-08 21:00:35 +00:00
|
|
|
#clock-cells = <1>;
|
|
|
|
clock-output-names = "cam_a_clkout", "cam_b_clkout";
|
2013-08-05 17:49:44 +00:00
|
|
|
ranges;
|
|
|
|
|
|
|
|
fimc_0: fimc@11800000 {
|
|
|
|
compatible = "samsung,exynos4210-fimc";
|
|
|
|
reg = <0x11800000 0x1000>;
|
|
|
|
interrupts = <0 84 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_FIMC0>, <&clock CLK_SCLK_FIMC0>;
|
2013-08-05 17:49:44 +00:00
|
|
|
clock-names = "fimc", "sclk_fimc";
|
2015-01-24 04:16:15 +00:00
|
|
|
power-domains = <&pd_cam>;
|
2013-08-05 17:49:44 +00:00
|
|
|
samsung,sysreg = <&sys_reg>;
|
2015-06-03 23:09:41 +00:00
|
|
|
iommus = <&sysmmu_fimc0>;
|
2013-08-05 17:49:44 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
fimc_1: fimc@11810000 {
|
|
|
|
compatible = "samsung,exynos4210-fimc";
|
|
|
|
reg = <0x11810000 0x1000>;
|
|
|
|
interrupts = <0 85 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_FIMC1>, <&clock CLK_SCLK_FIMC1>;
|
2013-08-05 17:49:44 +00:00
|
|
|
clock-names = "fimc", "sclk_fimc";
|
2015-01-24 04:16:15 +00:00
|
|
|
power-domains = <&pd_cam>;
|
2013-08-05 17:49:44 +00:00
|
|
|
samsung,sysreg = <&sys_reg>;
|
2015-06-03 23:09:41 +00:00
|
|
|
iommus = <&sysmmu_fimc1>;
|
2013-08-05 17:49:44 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
fimc_2: fimc@11820000 {
|
|
|
|
compatible = "samsung,exynos4210-fimc";
|
|
|
|
reg = <0x11820000 0x1000>;
|
|
|
|
interrupts = <0 86 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_FIMC2>, <&clock CLK_SCLK_FIMC2>;
|
2013-08-05 17:49:44 +00:00
|
|
|
clock-names = "fimc", "sclk_fimc";
|
2015-01-24 04:16:15 +00:00
|
|
|
power-domains = <&pd_cam>;
|
2013-08-05 17:49:44 +00:00
|
|
|
samsung,sysreg = <&sys_reg>;
|
2015-06-03 23:09:41 +00:00
|
|
|
iommus = <&sysmmu_fimc2>;
|
2013-08-05 17:49:44 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
fimc_3: fimc@11830000 {
|
|
|
|
compatible = "samsung,exynos4210-fimc";
|
|
|
|
reg = <0x11830000 0x1000>;
|
|
|
|
interrupts = <0 87 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_FIMC3>, <&clock CLK_SCLK_FIMC3>;
|
2013-08-05 17:49:44 +00:00
|
|
|
clock-names = "fimc", "sclk_fimc";
|
2015-01-24 04:16:15 +00:00
|
|
|
power-domains = <&pd_cam>;
|
2013-08-05 17:49:44 +00:00
|
|
|
samsung,sysreg = <&sys_reg>;
|
2015-06-03 23:09:41 +00:00
|
|
|
iommus = <&sysmmu_fimc3>;
|
2013-08-05 17:49:44 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
csis_0: csis@11880000 {
|
|
|
|
compatible = "samsung,exynos4210-csis";
|
|
|
|
reg = <0x11880000 0x4000>;
|
|
|
|
interrupts = <0 78 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_CSIS0>, <&clock CLK_SCLK_CSIS0>;
|
2013-08-05 17:49:44 +00:00
|
|
|
clock-names = "csis", "sclk_csis";
|
|
|
|
bus-width = <4>;
|
2015-01-24 04:16:15 +00:00
|
|
|
power-domains = <&pd_cam>;
|
2013-10-06 00:14:39 +00:00
|
|
|
phys = <&mipi_phy 0>;
|
|
|
|
phy-names = "csis";
|
2013-08-05 17:49:44 +00:00
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
csis_1: csis@11890000 {
|
|
|
|
compatible = "samsung,exynos4210-csis";
|
|
|
|
reg = <0x11890000 0x4000>;
|
|
|
|
interrupts = <0 80 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_CSIS1>, <&clock CLK_SCLK_CSIS1>;
|
2013-08-05 17:49:44 +00:00
|
|
|
clock-names = "csis", "sclk_csis";
|
|
|
|
bus-width = <2>;
|
2015-01-24 04:16:15 +00:00
|
|
|
power-domains = <&pd_cam>;
|
2013-10-06 00:14:39 +00:00
|
|
|
phys = <&mipi_phy 2>;
|
|
|
|
phy-names = "csis";
|
2013-08-05 17:49:44 +00:00
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2015-05-13 10:24:35 +00:00
|
|
|
watchdog: watchdog@10060000 {
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,s3c2410-wdt";
|
|
|
|
reg = <0x10060000 0x100>;
|
|
|
|
interrupts = <0 43 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_WDT>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "watchdog";
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2015-05-02 05:40:08 +00:00
|
|
|
rtc: rtc@10070000 {
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,s3c6410-rtc";
|
|
|
|
reg = <0x10070000 0x100>;
|
2015-03-11 15:44:52 +00:00
|
|
|
interrupt-parent = <&pmu_system_controller>;
|
2012-09-21 01:12:59 +00:00
|
|
|
interrupts = <0 44 0>, <0 45 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_RTC>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "rtc";
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2015-05-13 10:24:35 +00:00
|
|
|
keypad: keypad@100A0000 {
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,s5pv210-keypad";
|
|
|
|
reg = <0x100A0000 0x100>;
|
|
|
|
interrupts = <0 109 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_KEYIF>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "keypad";
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2015-05-13 10:24:35 +00:00
|
|
|
sdhci_0: sdhci@12510000 {
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,exynos4210-sdhci";
|
|
|
|
reg = <0x12510000 0x100>;
|
|
|
|
interrupts = <0 73 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_SDMMC0>, <&clock CLK_SCLK_MMC0>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "hsmmc", "mmc_busclk.2";
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2015-05-13 10:24:35 +00:00
|
|
|
sdhci_1: sdhci@12520000 {
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,exynos4210-sdhci";
|
|
|
|
reg = <0x12520000 0x100>;
|
|
|
|
interrupts = <0 74 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_SDMMC1>, <&clock CLK_SCLK_MMC1>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "hsmmc", "mmc_busclk.2";
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2015-05-13 10:24:35 +00:00
|
|
|
sdhci_2: sdhci@12530000 {
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,exynos4210-sdhci";
|
|
|
|
reg = <0x12530000 0x100>;
|
|
|
|
interrupts = <0 75 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_SDMMC2>, <&clock CLK_SCLK_MMC2>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "hsmmc", "mmc_busclk.2";
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2015-05-13 10:24:35 +00:00
|
|
|
sdhci_3: sdhci@12540000 {
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,exynos4210-sdhci";
|
|
|
|
reg = <0x12540000 0x100>;
|
|
|
|
interrupts = <0 76 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_SDMMC3>, <&clock CLK_SCLK_MMC3>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "hsmmc", "mmc_busclk.2";
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2014-05-22 18:30:20 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
exynos_usbphy: exynos-usbphy@125B0000 {
|
|
|
|
compatible = "samsung,exynos4210-usb2-phy";
|
|
|
|
reg = <0x125B0000 0x100>;
|
|
|
|
samsung,pmureg-phandle = <&pmu_system_controller>;
|
|
|
|
clocks = <&clock CLK_USB_DEVICE>, <&clock CLK_XUSBXTI>;
|
|
|
|
clock-names = "phy", "ref";
|
|
|
|
#phy-cells = <1>;
|
|
|
|
status = "disabled";
|
2014-05-22 18:30:20 +00:00
|
|
|
};
|
|
|
|
|
2015-05-13 10:24:35 +00:00
|
|
|
hsotg: hsotg@12480000 {
|
2014-05-22 18:30:20 +00:00
|
|
|
compatible = "samsung,s3c6400-hsotg";
|
|
|
|
reg = <0x12480000 0x20000>;
|
|
|
|
interrupts = <0 71 0>;
|
|
|
|
clocks = <&clock CLK_USB_DEVICE>;
|
|
|
|
clock-names = "otg";
|
|
|
|
phys = <&exynos_usbphy 0>;
|
|
|
|
phy-names = "usb2-phy";
|
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2015-05-13 10:24:35 +00:00
|
|
|
ehci: ehci@12580000 {
|
2013-08-18 20:07:17 +00:00
|
|
|
compatible = "samsung,exynos4210-ehci";
|
|
|
|
reg = <0x12580000 0x100>;
|
|
|
|
interrupts = <0 70 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_USB_HOST>;
|
2013-08-18 20:07:17 +00:00
|
|
|
clock-names = "usbhost";
|
|
|
|
status = "disabled";
|
2014-07-15 17:54:06 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
port@0 {
|
|
|
|
reg = <0>;
|
|
|
|
phys = <&exynos_usbphy 1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
port@1 {
|
|
|
|
reg = <1>;
|
|
|
|
phys = <&exynos_usbphy 2>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
port@2 {
|
|
|
|
reg = <2>;
|
|
|
|
phys = <&exynos_usbphy 3>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2013-08-18 20:07:17 +00:00
|
|
|
};
|
|
|
|
|
2015-05-13 10:24:35 +00:00
|
|
|
ohci: ohci@12590000 {
|
2013-08-18 20:07:17 +00:00
|
|
|
compatible = "samsung,exynos4210-ohci";
|
|
|
|
reg = <0x12590000 0x100>;
|
|
|
|
interrupts = <0 70 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_USB_HOST>;
|
2013-08-18 20:07:17 +00:00
|
|
|
clock-names = "usbhost";
|
|
|
|
status = "disabled";
|
2014-07-15 17:54:06 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
port@0 {
|
|
|
|
reg = <0>;
|
|
|
|
phys = <&exynos_usbphy 1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2013-08-18 20:07:17 +00:00
|
|
|
};
|
|
|
|
|
2014-05-21 23:03:43 +00:00
|
|
|
i2s1: i2s@13960000 {
|
2015-02-03 14:06:22 +00:00
|
|
|
compatible = "samsung,s3c6410-i2s";
|
2014-05-21 23:03:43 +00:00
|
|
|
reg = <0x13960000 0x100>;
|
|
|
|
clocks = <&clock CLK_I2S1>;
|
|
|
|
clock-names = "iis";
|
2015-02-03 14:06:20 +00:00
|
|
|
#clock-cells = <1>;
|
|
|
|
clock-output-names = "i2s_cdclk1";
|
2014-05-21 23:03:43 +00:00
|
|
|
dmas = <&pdma1 12>, <&pdma1 11>;
|
|
|
|
dma-names = "tx", "rx";
|
2015-02-03 14:06:21 +00:00
|
|
|
#sound-dai-cells = <1>;
|
2014-05-21 23:03:43 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2s2: i2s@13970000 {
|
2015-02-03 14:06:22 +00:00
|
|
|
compatible = "samsung,s3c6410-i2s";
|
2014-05-21 23:03:43 +00:00
|
|
|
reg = <0x13970000 0x100>;
|
|
|
|
clocks = <&clock CLK_I2S2>;
|
|
|
|
clock-names = "iis";
|
2015-02-03 14:06:20 +00:00
|
|
|
#clock-cells = <1>;
|
|
|
|
clock-output-names = "i2s_cdclk2";
|
2014-05-21 23:03:43 +00:00
|
|
|
dmas = <&pdma0 14>, <&pdma0 13>;
|
|
|
|
dma-names = "tx", "rx";
|
2015-02-03 14:06:21 +00:00
|
|
|
#sound-dai-cells = <1>;
|
2014-05-21 23:03:43 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-02-08 21:58:17 +00:00
|
|
|
mfc: codec@13400000 {
|
|
|
|
compatible = "samsung,mfc-v5";
|
|
|
|
reg = <0x13400000 0x10000>;
|
|
|
|
interrupts = <0 94 0>;
|
2015-01-24 04:16:15 +00:00
|
|
|
power-domains = <&pd_mfc>;
|
2014-11-22 14:44:11 +00:00
|
|
|
clocks = <&clock CLK_MFC>, <&clock CLK_SCLK_MFC>;
|
|
|
|
clock-names = "mfc", "sclk_mfc";
|
2015-06-03 23:09:41 +00:00
|
|
|
iommus = <&sysmmu_mfc_l>, <&sysmmu_mfc_r>;
|
|
|
|
iommu-names = "left", "right";
|
2013-02-08 21:58:17 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-06-26 11:24:35 +00:00
|
|
|
serial_0: serial@13800000 {
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,exynos4210-uart";
|
|
|
|
reg = <0x13800000 0x100>;
|
|
|
|
interrupts = <0 52 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "uart", "clk_uart_baud0";
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2014-06-26 11:24:35 +00:00
|
|
|
serial_1: serial@13810000 {
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,exynos4210-uart";
|
|
|
|
reg = <0x13810000 0x100>;
|
|
|
|
interrupts = <0 53 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "uart", "clk_uart_baud0";
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2014-06-26 11:24:35 +00:00
|
|
|
serial_2: serial@13820000 {
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,exynos4210-uart";
|
|
|
|
reg = <0x13820000 0x100>;
|
|
|
|
interrupts = <0 54 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "uart", "clk_uart_baud0";
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2014-06-26 11:24:35 +00:00
|
|
|
serial_3: serial@13830000 {
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,exynos4210-uart";
|
|
|
|
reg = <0x13830000 0x100>;
|
|
|
|
interrupts = <0 55 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "uart", "clk_uart_baud0";
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2012-11-21 04:35:46 +00:00
|
|
|
i2c_0: i2c@13860000 {
|
2012-09-21 01:20:10 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,s3c2440-i2c";
|
|
|
|
reg = <0x13860000 0x100>;
|
|
|
|
interrupts = <0 58 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_I2C0>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "i2c";
|
2013-04-04 05:07:04 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c0_bus>;
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2012-11-21 04:35:46 +00:00
|
|
|
i2c_1: i2c@13870000 {
|
2012-09-21 01:20:10 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,s3c2440-i2c";
|
|
|
|
reg = <0x13870000 0x100>;
|
|
|
|
interrupts = <0 59 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_I2C1>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "i2c";
|
2013-04-04 05:07:04 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c1_bus>;
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2012-11-21 04:35:46 +00:00
|
|
|
i2c_2: i2c@13880000 {
|
2012-09-21 01:20:10 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,s3c2440-i2c";
|
|
|
|
reg = <0x13880000 0x100>;
|
|
|
|
interrupts = <0 60 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_I2C2>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "i2c";
|
2014-05-08 20:55:42 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c2_bus>;
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2012-11-21 04:35:46 +00:00
|
|
|
i2c_3: i2c@13890000 {
|
2012-09-21 01:20:10 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,s3c2440-i2c";
|
|
|
|
reg = <0x13890000 0x100>;
|
|
|
|
interrupts = <0 61 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_I2C3>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "i2c";
|
2014-05-08 20:55:42 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c3_bus>;
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2012-11-21 04:35:46 +00:00
|
|
|
i2c_4: i2c@138A0000 {
|
2012-09-21 01:20:10 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,s3c2440-i2c";
|
|
|
|
reg = <0x138A0000 0x100>;
|
|
|
|
interrupts = <0 62 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_I2C4>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "i2c";
|
2014-05-08 20:55:42 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c4_bus>;
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2012-11-21 04:35:46 +00:00
|
|
|
i2c_5: i2c@138B0000 {
|
2012-09-21 01:20:10 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,s3c2440-i2c";
|
|
|
|
reg = <0x138B0000 0x100>;
|
|
|
|
interrupts = <0 63 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_I2C5>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "i2c";
|
2014-05-08 20:55:42 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c5_bus>;
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2012-11-21 04:35:46 +00:00
|
|
|
i2c_6: i2c@138C0000 {
|
2012-09-21 01:20:10 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,s3c2440-i2c";
|
|
|
|
reg = <0x138C0000 0x100>;
|
|
|
|
interrupts = <0 64 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_I2C6>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "i2c";
|
2014-05-08 20:55:42 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c6_bus>;
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2012-11-21 04:35:46 +00:00
|
|
|
i2c_7: i2c@138D0000 {
|
2012-09-21 01:20:10 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-21 01:12:59 +00:00
|
|
|
compatible = "samsung,s3c2440-i2c";
|
|
|
|
reg = <0x138D0000 0x100>;
|
|
|
|
interrupts = <0 65 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_I2C7>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "i2c";
|
2014-05-08 20:55:42 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&i2c7_bus>;
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2015-02-04 14:44:16 +00:00
|
|
|
i2c_8: i2c@138E0000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "samsung,s3c2440-hdmiphy-i2c";
|
|
|
|
reg = <0x138E0000 0x100>;
|
|
|
|
interrupts = <0 93 0>;
|
|
|
|
clocks = <&clock CLK_I2C_HDMI>;
|
|
|
|
clock-names = "i2c";
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
hdmi_i2c_phy: hdmiphy@38 {
|
|
|
|
compatible = "exynos4210-hdmiphy";
|
|
|
|
reg = <0x38>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-09-21 01:12:59 +00:00
|
|
|
spi_0: spi@13920000 {
|
|
|
|
compatible = "samsung,exynos4210-spi";
|
|
|
|
reg = <0x13920000 0x100>;
|
|
|
|
interrupts = <0 66 0>;
|
2013-08-05 17:49:44 +00:00
|
|
|
dmas = <&pdma0 7>, <&pdma0 6>;
|
|
|
|
dma-names = "tx", "rx";
|
2012-09-21 01:12:59 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "spi", "spi_busclk0";
|
2013-04-04 05:07:04 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&spi0_bus>;
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
spi_1: spi@13930000 {
|
|
|
|
compatible = "samsung,exynos4210-spi";
|
|
|
|
reg = <0x13930000 0x100>;
|
|
|
|
interrupts = <0 67 0>;
|
2013-08-05 17:49:44 +00:00
|
|
|
dmas = <&pdma1 7>, <&pdma1 6>;
|
|
|
|
dma-names = "tx", "rx";
|
2012-09-21 01:12:59 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "spi", "spi_busclk0";
|
2013-04-04 05:07:04 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&spi1_bus>;
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
spi_2: spi@13940000 {
|
|
|
|
compatible = "samsung,exynos4210-spi";
|
|
|
|
reg = <0x13940000 0x100>;
|
|
|
|
interrupts = <0 68 0>;
|
2013-08-05 17:49:44 +00:00
|
|
|
dmas = <&pdma0 9>, <&pdma0 8>;
|
|
|
|
dma-names = "tx", "rx";
|
2012-09-21 01:12:59 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "spi", "spi_busclk0";
|
2013-04-04 05:07:04 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&spi2_bus>;
|
2012-09-21 01:13:31 +00:00
|
|
|
status = "disabled";
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
2015-05-13 10:24:35 +00:00
|
|
|
pwm: pwm@139D0000 {
|
2013-04-23 15:46:33 +00:00
|
|
|
compatible = "samsung,exynos4210-pwm";
|
|
|
|
reg = <0x139D0000 0x1000>;
|
|
|
|
interrupts = <0 37 0>, <0 38 0>, <0 39 0>, <0 40 0>, <0 41 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_PWM>;
|
2013-08-26 17:08:57 +00:00
|
|
|
clock-names = "timers";
|
2014-07-04 21:31:31 +00:00
|
|
|
#pwm-cells = <3>;
|
2013-04-23 15:46:33 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-09-21 01:12:59 +00:00
|
|
|
amba {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "arm,amba-bus";
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
pdma0: pdma@12680000 {
|
|
|
|
compatible = "arm,pl330", "arm,primecell";
|
|
|
|
reg = <0x12680000 0x1000>;
|
|
|
|
interrupts = <0 35 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_PDMA0>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "apb_pclk";
|
2013-03-07 01:33:07 +00:00
|
|
|
#dma-cells = <1>;
|
|
|
|
#dma-channels = <8>;
|
|
|
|
#dma-requests = <32>;
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
pdma1: pdma@12690000 {
|
|
|
|
compatible = "arm,pl330", "arm,primecell";
|
|
|
|
reg = <0x12690000 0x1000>;
|
|
|
|
interrupts = <0 36 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_PDMA1>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "apb_pclk";
|
2013-03-07 01:33:07 +00:00
|
|
|
#dma-cells = <1>;
|
|
|
|
#dma-channels = <8>;
|
|
|
|
#dma-requests = <32>;
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
2012-11-24 02:12:50 +00:00
|
|
|
|
|
|
|
mdma1: mdma@12850000 {
|
|
|
|
compatible = "arm,pl330", "arm,primecell";
|
|
|
|
reg = <0x12850000 0x1000>;
|
|
|
|
interrupts = <0 34 0>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_MDMA>;
|
2013-03-09 08:11:38 +00:00
|
|
|
clock-names = "apb_pclk";
|
2013-03-07 01:33:07 +00:00
|
|
|
#dma-cells = <1>;
|
|
|
|
#dma-channels = <8>;
|
|
|
|
#dma-requests = <1>;
|
2012-11-24 02:12:50 +00:00
|
|
|
};
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|
2013-04-08 06:48:15 +00:00
|
|
|
|
|
|
|
fimd: fimd@11c00000 {
|
|
|
|
compatible = "samsung,exynos4210-fimd";
|
|
|
|
interrupt-parent = <&combiner>;
|
|
|
|
reg = <0x11c00000 0x20000>;
|
|
|
|
interrupt-names = "fifo", "vsync", "lcd_sys";
|
|
|
|
interrupts = <11 0>, <11 1>, <11 2>;
|
2014-02-26 00:53:30 +00:00
|
|
|
clocks = <&clock CLK_SCLK_FIMD0>, <&clock CLK_FIMD0>;
|
2013-04-08 06:48:15 +00:00
|
|
|
clock-names = "sclk_fimd", "fimd";
|
2015-01-24 04:16:15 +00:00
|
|
|
power-domains = <&pd_lcd0>;
|
2015-06-03 23:09:41 +00:00
|
|
|
iommus = <&sysmmu_fimd0>;
|
2014-07-17 09:01:26 +00:00
|
|
|
samsung,sysreg = <&sys_reg>;
|
2013-04-08 06:48:15 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2015-02-03 23:10:58 +00:00
|
|
|
|
2015-01-29 23:26:03 +00:00
|
|
|
tmu: tmu@100C0000 {
|
|
|
|
#include "exynos4412-tmu-sensor-conf.dtsi"
|
|
|
|
};
|
|
|
|
|
2015-05-13 10:24:35 +00:00
|
|
|
jpeg_codec: jpeg-codec@11840000 {
|
2015-03-05 12:48:40 +00:00
|
|
|
compatible = "samsung,exynos4210-jpeg";
|
|
|
|
reg = <0x11840000 0x1000>;
|
|
|
|
interrupts = <0 88 0>;
|
|
|
|
clocks = <&clock CLK_JPEG>;
|
|
|
|
clock-names = "jpeg";
|
|
|
|
power-domains = <&pd_cam>;
|
|
|
|
};
|
|
|
|
|
2015-02-04 14:44:16 +00:00
|
|
|
hdmi: hdmi@12D00000 {
|
|
|
|
compatible = "samsung,exynos4210-hdmi";
|
|
|
|
reg = <0x12D00000 0x70000>;
|
|
|
|
interrupts = <0 92 0>;
|
|
|
|
clock-names = "hdmi", "sclk_hdmi", "sclk_pixel", "sclk_hdmiphy",
|
|
|
|
"mout_hdmi";
|
|
|
|
clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>,
|
|
|
|
<&clock CLK_SCLK_PIXEL>, <&clock CLK_SCLK_HDMIPHY>,
|
|
|
|
<&clock CLK_MOUT_HDMI>;
|
|
|
|
phy = <&hdmi_i2c_phy>;
|
|
|
|
power-domains = <&pd_tv>;
|
|
|
|
samsung,syscon-phandle = <&pmu_system_controller>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
mixer: mixer@12C10000 {
|
|
|
|
compatible = "samsung,exynos4210-mixer";
|
|
|
|
interrupts = <0 91 0>;
|
|
|
|
reg = <0x12C10000 0x2100>, <0x12c00000 0x300>;
|
|
|
|
power-domains = <&pd_tv>;
|
2015-06-03 23:09:41 +00:00
|
|
|
iommus = <&sysmmu_tv>;
|
2015-02-04 14:44:16 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2015-02-03 23:10:58 +00:00
|
|
|
ppmu_dmc0: ppmu_dmc0@106a0000 {
|
|
|
|
compatible = "samsung,exynos-ppmu";
|
|
|
|
reg = <0x106a0000 0x2000>;
|
|
|
|
clocks = <&clock CLK_PPMUDMC0>;
|
|
|
|
clock-names = "ppmu";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ppmu_dmc1: ppmu_dmc1@106b0000 {
|
|
|
|
compatible = "samsung,exynos-ppmu";
|
|
|
|
reg = <0x106b0000 0x2000>;
|
|
|
|
clocks = <&clock CLK_PPMUDMC1>;
|
|
|
|
clock-names = "ppmu";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ppmu_cpu: ppmu_cpu@106c0000 {
|
|
|
|
compatible = "samsung,exynos-ppmu";
|
|
|
|
reg = <0x106c0000 0x2000>;
|
|
|
|
clocks = <&clock CLK_PPMUCPU>;
|
|
|
|
clock-names = "ppmu";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ppmu_acp: ppmu_acp@10ae0000 {
|
|
|
|
compatible = "samsung,exynos-ppmu";
|
|
|
|
reg = <0x106e0000 0x2000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ppmu_rightbus: ppmu_rightbus@112a0000 {
|
|
|
|
compatible = "samsung,exynos-ppmu";
|
|
|
|
reg = <0x112a0000 0x2000>;
|
|
|
|
clocks = <&clock CLK_PPMURIGHT>;
|
|
|
|
clock-names = "ppmu";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ppmu_leftbus: ppmu_leftbus0@116a0000 {
|
|
|
|
compatible = "samsung,exynos-ppmu";
|
|
|
|
reg = <0x116a0000 0x2000>;
|
|
|
|
clocks = <&clock CLK_PPMULEFT>;
|
|
|
|
clock-names = "ppmu";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ppmu_camif: ppmu_camif@11ac0000 {
|
|
|
|
compatible = "samsung,exynos-ppmu";
|
|
|
|
reg = <0x11ac0000 0x2000>;
|
|
|
|
clocks = <&clock CLK_PPMUCAMIF>;
|
|
|
|
clock-names = "ppmu";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ppmu_lcd0: ppmu_lcd0@11e40000 {
|
|
|
|
compatible = "samsung,exynos-ppmu";
|
|
|
|
reg = <0x11e40000 0x2000>;
|
|
|
|
clocks = <&clock CLK_PPMULCD0>;
|
|
|
|
clock-names = "ppmu";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ppmu_fsys: ppmu_g3d@12630000 {
|
|
|
|
compatible = "samsung,exynos-ppmu";
|
|
|
|
reg = <0x12630000 0x2000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ppmu_image: ppmu_image@12aa0000 {
|
|
|
|
compatible = "samsung,exynos-ppmu";
|
|
|
|
reg = <0x12aa0000 0x2000>;
|
|
|
|
clocks = <&clock CLK_PPMUIMAGE>;
|
|
|
|
clock-names = "ppmu";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ppmu_tv: ppmu_tv@12e40000 {
|
|
|
|
compatible = "samsung,exynos-ppmu";
|
|
|
|
reg = <0x12e40000 0x2000>;
|
|
|
|
clocks = <&clock CLK_PPMUTV>;
|
|
|
|
clock-names = "ppmu";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ppmu_g3d: ppmu_g3d@13220000 {
|
|
|
|
compatible = "samsung,exynos-ppmu";
|
|
|
|
reg = <0x13220000 0x2000>;
|
|
|
|
clocks = <&clock CLK_PPMUG3D>;
|
|
|
|
clock-names = "ppmu";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ppmu_mfc_left: ppmu_mfc_left@13660000 {
|
|
|
|
compatible = "samsung,exynos-ppmu";
|
|
|
|
reg = <0x13660000 0x2000>;
|
|
|
|
clocks = <&clock CLK_PPMUMFC_L>;
|
|
|
|
clock-names = "ppmu";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ppmu_mfc_right: ppmu_mfc_right@13670000 {
|
|
|
|
compatible = "samsung,exynos-ppmu";
|
|
|
|
reg = <0x13670000 0x2000>;
|
|
|
|
clocks = <&clock CLK_PPMUMFC_R>;
|
|
|
|
clock-names = "ppmu";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2015-06-03 23:09:41 +00:00
|
|
|
|
|
|
|
sysmmu_mfc_l: sysmmu@13620000 {
|
|
|
|
compatible = "samsung,exynos-sysmmu";
|
|
|
|
reg = <0x13620000 0x1000>;
|
|
|
|
interrupt-parent = <&combiner>;
|
|
|
|
interrupts = <5 5>;
|
|
|
|
clock-names = "sysmmu", "master";
|
|
|
|
clocks = <&clock CLK_SMMU_MFCL>, <&clock CLK_MFC>;
|
|
|
|
power-domains = <&pd_mfc>;
|
|
|
|
#iommu-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sysmmu_mfc_r: sysmmu@13630000 {
|
|
|
|
compatible = "samsung,exynos-sysmmu";
|
|
|
|
reg = <0x13630000 0x1000>;
|
|
|
|
interrupt-parent = <&combiner>;
|
|
|
|
interrupts = <5 6>;
|
|
|
|
clock-names = "sysmmu", "master";
|
|
|
|
clocks = <&clock CLK_SMMU_MFCR>, <&clock CLK_MFC>;
|
|
|
|
power-domains = <&pd_mfc>;
|
|
|
|
#iommu-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sysmmu_tv: sysmmu@12E20000 {
|
|
|
|
compatible = "samsung,exynos-sysmmu";
|
|
|
|
reg = <0x12E20000 0x1000>;
|
|
|
|
interrupt-parent = <&combiner>;
|
|
|
|
interrupts = <5 4>;
|
|
|
|
clock-names = "sysmmu", "master";
|
|
|
|
clocks = <&clock CLK_SMMU_TV>, <&clock CLK_MIXER>;
|
|
|
|
power-domains = <&pd_tv>;
|
|
|
|
#iommu-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sysmmu_fimc0: sysmmu@11A20000 {
|
|
|
|
compatible = "samsung,exynos-sysmmu";
|
|
|
|
reg = <0x11A20000 0x1000>;
|
|
|
|
interrupt-parent = <&combiner>;
|
|
|
|
interrupts = <4 2>;
|
|
|
|
clock-names = "sysmmu", "master";
|
|
|
|
clocks = <&clock CLK_SMMU_FIMC0>, <&clock CLK_FIMC0>;
|
|
|
|
power-domains = <&pd_cam>;
|
|
|
|
#iommu-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sysmmu_fimc1: sysmmu@11A30000 {
|
|
|
|
compatible = "samsung,exynos-sysmmu";
|
|
|
|
reg = <0x11A30000 0x1000>;
|
|
|
|
interrupt-parent = <&combiner>;
|
|
|
|
interrupts = <4 3>;
|
|
|
|
clock-names = "sysmmu", "master";
|
|
|
|
clocks = <&clock CLK_SMMU_FIMC1>, <&clock CLK_FIMC1>;
|
|
|
|
power-domains = <&pd_cam>;
|
|
|
|
#iommu-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sysmmu_fimc2: sysmmu@11A40000 {
|
|
|
|
compatible = "samsung,exynos-sysmmu";
|
|
|
|
reg = <0x11A40000 0x1000>;
|
|
|
|
interrupt-parent = <&combiner>;
|
|
|
|
interrupts = <4 4>;
|
|
|
|
clock-names = "sysmmu", "master";
|
|
|
|
clocks = <&clock CLK_SMMU_FIMC2>, <&clock CLK_FIMC2>;
|
|
|
|
power-domains = <&pd_cam>;
|
|
|
|
#iommu-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sysmmu_fimc3: sysmmu@11A50000 {
|
|
|
|
compatible = "samsung,exynos-sysmmu";
|
|
|
|
reg = <0x11A50000 0x1000>;
|
|
|
|
interrupt-parent = <&combiner>;
|
|
|
|
interrupts = <4 5>;
|
|
|
|
clock-names = "sysmmu", "master";
|
|
|
|
clocks = <&clock CLK_SMMU_FIMC3>, <&clock CLK_FIMC3>;
|
|
|
|
power-domains = <&pd_cam>;
|
|
|
|
#iommu-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sysmmu_jpeg: sysmmu@11A60000 {
|
|
|
|
compatible = "samsung,exynos-sysmmu";
|
|
|
|
reg = <0x11A60000 0x1000>;
|
|
|
|
interrupt-parent = <&combiner>;
|
|
|
|
interrupts = <4 6>;
|
|
|
|
clock-names = "sysmmu", "master";
|
|
|
|
clocks = <&clock CLK_SMMU_JPEG>, <&clock CLK_JPEG>;
|
|
|
|
power-domains = <&pd_cam>;
|
|
|
|
#iommu-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sysmmu_rotator: sysmmu@12A30000 {
|
|
|
|
compatible = "samsung,exynos-sysmmu";
|
|
|
|
reg = <0x12A30000 0x1000>;
|
|
|
|
interrupt-parent = <&combiner>;
|
|
|
|
interrupts = <5 0>;
|
|
|
|
clock-names = "sysmmu", "master";
|
|
|
|
clocks = <&clock CLK_SMMU_ROTATOR>, <&clock CLK_ROTATOR>;
|
|
|
|
power-domains = <&pd_lcd0>;
|
|
|
|
#iommu-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sysmmu_fimd0: sysmmu@11E20000 {
|
|
|
|
compatible = "samsung,exynos-sysmmu";
|
|
|
|
reg = <0x11E20000 0x1000>;
|
|
|
|
interrupt-parent = <&combiner>;
|
|
|
|
interrupts = <5 2>;
|
|
|
|
clock-names = "sysmmu", "master";
|
|
|
|
clocks = <&clock CLK_SMMU_FIMD0>, <&clock CLK_FIMD0>;
|
|
|
|
power-domains = <&pd_lcd0>;
|
|
|
|
#iommu-cells = <0>;
|
|
|
|
};
|
2012-09-21 01:12:59 +00:00
|
|
|
};
|