2011-03-15 22:28:23 +00:00
|
|
|
/* linux/arch/arm/mach-exynos4/cpuidle.c
|
|
|
|
*
|
|
|
|
* Copyright (c) 2011 Samsung Electronics Co., Ltd.
|
|
|
|
* http://www.samsung.com
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/cpuidle.h>
|
2012-03-08 10:07:27 +00:00
|
|
|
#include <linux/cpu_pm.h>
|
2011-03-15 22:28:23 +00:00
|
|
|
#include <linux/io.h>
|
2011-11-08 10:57:59 +00:00
|
|
|
#include <linux/export.h>
|
2014-03-19 17:29:36 +00:00
|
|
|
#include <linux/module.h>
|
2011-11-08 10:57:59 +00:00
|
|
|
#include <linux/time.h>
|
2013-08-30 10:15:04 +00:00
|
|
|
#include <linux/platform_device.h>
|
2011-03-15 22:28:23 +00:00
|
|
|
|
|
|
|
#include <asm/proc-fns.h>
|
2012-03-08 10:07:27 +00:00
|
|
|
#include <asm/smp_scu.h>
|
|
|
|
#include <asm/suspend.h>
|
|
|
|
#include <asm/unified.h>
|
2012-05-12 07:29:21 +00:00
|
|
|
#include <asm/cpuidle.h>
|
2012-03-08 10:07:27 +00:00
|
|
|
|
|
|
|
#include <plat/cpu.h>
|
2013-07-24 05:06:13 +00:00
|
|
|
#include <plat/pm.h>
|
2012-03-08 10:07:27 +00:00
|
|
|
|
2013-12-18 19:22:09 +00:00
|
|
|
#include <mach/map.h>
|
|
|
|
|
2012-12-31 18:06:48 +00:00
|
|
|
#include "common.h"
|
2013-12-18 19:06:56 +00:00
|
|
|
#include "regs-pmu.h"
|
2012-12-31 18:06:48 +00:00
|
|
|
|
2012-03-08 10:07:27 +00:00
|
|
|
#define REG_DIRECTGO_ADDR (samsung_rev() == EXYNOS4210_REV_1_1 ? \
|
|
|
|
S5P_INFORM7 : (samsung_rev() == EXYNOS4210_REV_1_0 ? \
|
|
|
|
(S5P_VA_SYSRAM + 0x24) : S5P_INFORM0))
|
|
|
|
#define REG_DIRECTGO_FLAG (samsung_rev() == EXYNOS4210_REV_1_1 ? \
|
|
|
|
S5P_INFORM6 : (samsung_rev() == EXYNOS4210_REV_1_0 ? \
|
|
|
|
(S5P_VA_SYSRAM + 0x20) : S5P_INFORM1))
|
|
|
|
|
|
|
|
#define S5P_CHECK_AFTR 0xFCBA0D10
|
2011-03-15 22:28:23 +00:00
|
|
|
|
2013-12-18 19:22:09 +00:00
|
|
|
#define EXYNOS5_PWR_CTRL1 (S5P_VA_CMU + 0x01020)
|
|
|
|
#define EXYNOS5_PWR_CTRL2 (S5P_VA_CMU + 0x01024)
|
|
|
|
|
|
|
|
#define PWR_CTRL1_CORE2_DOWN_RATIO (7 << 28)
|
|
|
|
#define PWR_CTRL1_CORE1_DOWN_RATIO (7 << 16)
|
|
|
|
#define PWR_CTRL1_DIV2_DOWN_EN (1 << 9)
|
|
|
|
#define PWR_CTRL1_DIV1_DOWN_EN (1 << 8)
|
|
|
|
#define PWR_CTRL1_USE_CORE1_WFE (1 << 5)
|
|
|
|
#define PWR_CTRL1_USE_CORE0_WFE (1 << 4)
|
|
|
|
#define PWR_CTRL1_USE_CORE1_WFI (1 << 1)
|
|
|
|
#define PWR_CTRL1_USE_CORE0_WFI (1 << 0)
|
|
|
|
|
|
|
|
#define PWR_CTRL2_DIV2_UP_EN (1 << 25)
|
|
|
|
#define PWR_CTRL2_DIV1_UP_EN (1 << 24)
|
|
|
|
#define PWR_CTRL2_DUR_STANDBY2_VAL (1 << 16)
|
|
|
|
#define PWR_CTRL2_DUR_STANDBY1_VAL (1 << 8)
|
|
|
|
#define PWR_CTRL2_CORE2_UP_RATIO (1 << 4)
|
|
|
|
#define PWR_CTRL2_CORE1_UP_RATIO (1 << 0)
|
|
|
|
|
2012-03-08 10:07:27 +00:00
|
|
|
static int exynos4_enter_lowpower(struct cpuidle_device *dev,
|
|
|
|
struct cpuidle_driver *drv,
|
|
|
|
int index);
|
2011-03-15 22:28:23 +00:00
|
|
|
|
|
|
|
static DEFINE_PER_CPU(struct cpuidle_device, exynos4_cpuidle_device);
|
|
|
|
|
|
|
|
static struct cpuidle_driver exynos4_idle_driver = {
|
2012-05-12 07:29:21 +00:00
|
|
|
.name = "exynos4_idle",
|
|
|
|
.owner = THIS_MODULE,
|
2013-01-19 05:57:58 +00:00
|
|
|
.states = {
|
|
|
|
[0] = ARM_CPUIDLE_WFI_STATE,
|
|
|
|
[1] = {
|
|
|
|
.enter = exynos4_enter_lowpower,
|
|
|
|
.exit_latency = 300,
|
|
|
|
.target_residency = 100000,
|
|
|
|
.flags = CPUIDLE_FLAG_TIME_VALID,
|
|
|
|
.name = "C1",
|
|
|
|
.desc = "ARM power down",
|
|
|
|
},
|
|
|
|
},
|
|
|
|
.state_count = 2,
|
|
|
|
.safe_state_index = 0,
|
2011-03-15 22:28:23 +00:00
|
|
|
};
|
|
|
|
|
2012-03-08 10:07:27 +00:00
|
|
|
/* Ext-GIC nIRQ/nFIQ is the only wakeup source in AFTR */
|
|
|
|
static void exynos4_set_wakeupmask(void)
|
|
|
|
{
|
|
|
|
__raw_writel(0x0000ff3e, S5P_WAKEUP_MASK);
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int g_pwr_ctrl, g_diag_reg;
|
|
|
|
|
|
|
|
static void save_cpu_arch_register(void)
|
|
|
|
{
|
|
|
|
/*read power control register*/
|
|
|
|
asm("mrc p15, 0, %0, c15, c0, 0" : "=r"(g_pwr_ctrl) : : "cc");
|
|
|
|
/*read diagnostic register*/
|
|
|
|
asm("mrc p15, 0, %0, c15, c0, 1" : "=r"(g_diag_reg) : : "cc");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void restore_cpu_arch_register(void)
|
|
|
|
{
|
|
|
|
/*write power control register*/
|
|
|
|
asm("mcr p15, 0, %0, c15, c0, 0" : : "r"(g_pwr_ctrl) : "cc");
|
|
|
|
/*write diagnostic register*/
|
|
|
|
asm("mcr p15, 0, %0, c15, c0, 1" : : "r"(g_diag_reg) : "cc");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int idle_finisher(unsigned long flags)
|
|
|
|
{
|
|
|
|
cpu_do_idle();
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int exynos4_enter_core0_aftr(struct cpuidle_device *dev,
|
|
|
|
struct cpuidle_driver *drv,
|
|
|
|
int index)
|
|
|
|
{
|
|
|
|
unsigned long tmp;
|
|
|
|
|
|
|
|
exynos4_set_wakeupmask();
|
|
|
|
|
|
|
|
/* Set value of power down register for aftr mode */
|
2012-02-17 00:51:31 +00:00
|
|
|
exynos_sys_powerdown_conf(SYS_AFTR);
|
2012-03-08 10:07:27 +00:00
|
|
|
|
2014-03-20 17:59:30 +00:00
|
|
|
__raw_writel(virt_to_phys(exynos_cpu_resume), REG_DIRECTGO_ADDR);
|
2012-03-08 10:07:27 +00:00
|
|
|
__raw_writel(S5P_CHECK_AFTR, REG_DIRECTGO_FLAG);
|
|
|
|
|
|
|
|
save_cpu_arch_register();
|
|
|
|
|
|
|
|
/* Setting Central Sequence Register for power down mode */
|
|
|
|
tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
|
|
|
|
tmp &= ~S5P_CENTRAL_LOWPWR_CFG;
|
|
|
|
__raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
|
|
|
|
|
|
|
|
cpu_pm_enter();
|
|
|
|
cpu_suspend(0, idle_finisher);
|
|
|
|
|
|
|
|
#ifdef CONFIG_SMP
|
2012-11-22 05:46:34 +00:00
|
|
|
if (!soc_is_exynos5250())
|
|
|
|
scu_enable(S5P_VA_SCU);
|
2012-03-08 10:07:27 +00:00
|
|
|
#endif
|
|
|
|
cpu_pm_exit();
|
|
|
|
|
|
|
|
restore_cpu_arch_register();
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If PMU failed while entering sleep mode, WFI will be
|
|
|
|
* ignored by PMU and then exiting cpu_do_idle().
|
|
|
|
* S5P_CENTRAL_LOWPWR_CFG bit will not be set automatically
|
|
|
|
* in this situation.
|
|
|
|
*/
|
|
|
|
tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
|
|
|
|
if (!(tmp & S5P_CENTRAL_LOWPWR_CFG)) {
|
|
|
|
tmp |= S5P_CENTRAL_LOWPWR_CFG;
|
|
|
|
__raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Clear wakeup state register */
|
|
|
|
__raw_writel(0x0, S5P_WAKEUP_STAT);
|
|
|
|
|
2011-10-28 10:50:09 +00:00
|
|
|
return index;
|
2011-03-15 22:28:23 +00:00
|
|
|
}
|
|
|
|
|
2012-03-08 10:07:27 +00:00
|
|
|
static int exynos4_enter_lowpower(struct cpuidle_device *dev,
|
|
|
|
struct cpuidle_driver *drv,
|
|
|
|
int index)
|
|
|
|
{
|
|
|
|
int new_index = index;
|
|
|
|
|
2013-12-20 18:47:23 +00:00
|
|
|
/* AFTR can only be entered when cores other than CPU0 are offline */
|
|
|
|
if (num_online_cpus() > 1 || dev->cpu != 0)
|
2012-03-08 10:07:27 +00:00
|
|
|
new_index = drv->safe_state_index;
|
|
|
|
|
|
|
|
if (new_index == 0)
|
2012-05-12 07:29:21 +00:00
|
|
|
return arm_cpuidle_simple_enter(dev, drv, new_index);
|
2012-03-08 10:07:27 +00:00
|
|
|
else
|
|
|
|
return exynos4_enter_core0_aftr(dev, drv, new_index);
|
|
|
|
}
|
|
|
|
|
2012-11-20 11:34:58 +00:00
|
|
|
static void __init exynos5_core_down_clk(void)
|
|
|
|
{
|
|
|
|
unsigned int tmp;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Enable arm clock down (in idle) and set arm divider
|
|
|
|
* ratios in WFI/WFE state.
|
|
|
|
*/
|
|
|
|
tmp = PWR_CTRL1_CORE2_DOWN_RATIO | \
|
|
|
|
PWR_CTRL1_CORE1_DOWN_RATIO | \
|
|
|
|
PWR_CTRL1_DIV2_DOWN_EN | \
|
|
|
|
PWR_CTRL1_DIV1_DOWN_EN | \
|
|
|
|
PWR_CTRL1_USE_CORE1_WFE | \
|
|
|
|
PWR_CTRL1_USE_CORE0_WFE | \
|
|
|
|
PWR_CTRL1_USE_CORE1_WFI | \
|
|
|
|
PWR_CTRL1_USE_CORE0_WFI;
|
|
|
|
__raw_writel(tmp, EXYNOS5_PWR_CTRL1);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Enable arm clock up (on exiting idle). Set arm divider
|
|
|
|
* ratios when not in idle along with the standby duration
|
|
|
|
* ratios.
|
|
|
|
*/
|
|
|
|
tmp = PWR_CTRL2_DIV2_UP_EN | \
|
|
|
|
PWR_CTRL2_DIV1_UP_EN | \
|
|
|
|
PWR_CTRL2_DUR_STANDBY2_VAL | \
|
|
|
|
PWR_CTRL2_DUR_STANDBY1_VAL | \
|
|
|
|
PWR_CTRL2_CORE2_UP_RATIO | \
|
|
|
|
PWR_CTRL2_CORE1_UP_RATIO;
|
|
|
|
__raw_writel(tmp, EXYNOS5_PWR_CTRL2);
|
|
|
|
}
|
|
|
|
|
2013-10-21 01:53:03 +00:00
|
|
|
static int exynos_cpuidle_probe(struct platform_device *pdev)
|
2011-03-15 22:28:23 +00:00
|
|
|
{
|
2013-01-19 05:57:58 +00:00
|
|
|
int cpu_id, ret;
|
2011-03-15 22:28:23 +00:00
|
|
|
struct cpuidle_device *device;
|
2011-10-28 10:50:42 +00:00
|
|
|
|
2012-11-20 11:34:58 +00:00
|
|
|
if (soc_is_exynos5250())
|
|
|
|
exynos5_core_down_clk();
|
|
|
|
|
2013-08-27 15:48:24 +00:00
|
|
|
if (soc_is_exynos5440())
|
|
|
|
exynos4_idle_driver.state_count = 1;
|
|
|
|
|
2013-01-19 05:57:58 +00:00
|
|
|
ret = cpuidle_register_driver(&exynos4_idle_driver);
|
|
|
|
if (ret) {
|
2013-10-21 01:52:15 +00:00
|
|
|
dev_err(&pdev->dev, "failed to register cpuidle driver\n");
|
2013-01-19 05:57:58 +00:00
|
|
|
return ret;
|
2011-10-28 10:50:42 +00:00
|
|
|
}
|
2011-03-15 22:28:23 +00:00
|
|
|
|
2013-01-19 05:57:58 +00:00
|
|
|
for_each_online_cpu(cpu_id) {
|
2011-03-15 22:28:23 +00:00
|
|
|
device = &per_cpu(exynos4_cpuidle_device, cpu_id);
|
|
|
|
device->cpu = cpu_id;
|
|
|
|
|
2013-01-19 05:57:58 +00:00
|
|
|
ret = cpuidle_register_device(device);
|
|
|
|
if (ret) {
|
2013-10-21 01:52:15 +00:00
|
|
|
dev_err(&pdev->dev, "failed to register cpuidle device\n");
|
2013-01-19 05:57:58 +00:00
|
|
|
return ret;
|
2011-03-15 22:28:23 +00:00
|
|
|
}
|
|
|
|
}
|
2012-03-08 10:07:27 +00:00
|
|
|
|
2011-03-15 22:28:23 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2013-08-30 10:15:04 +00:00
|
|
|
|
|
|
|
static struct platform_driver exynos_cpuidle_driver = {
|
|
|
|
.probe = exynos_cpuidle_probe,
|
|
|
|
.driver = {
|
|
|
|
.name = "exynos_cpuidle",
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
module_platform_driver(exynos_cpuidle_driver);
|