2010-05-03 06:34:53 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) ST-Ericsson SA 2010
|
|
|
|
*
|
|
|
|
* License terms: GNU General Public License (GPL) version 2
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __MACH_DB8500_REGS_H
|
|
|
|
#define __MACH_DB8500_REGS_H
|
|
|
|
|
2010-05-27 22:21:26 +00:00
|
|
|
/* Base address and bank offsets for ESRAM */
|
|
|
|
#define U8500_ESRAM_BASE 0x40000000
|
|
|
|
#define U8500_ESRAM_BANK_SIZE 0x00020000
|
|
|
|
#define U8500_ESRAM_BANK0 U8500_ESRAM_BASE
|
|
|
|
#define U8500_ESRAM_BANK1 (U8500_ESRAM_BASE + U8500_ESRAM_BANK_SIZE)
|
|
|
|
#define U8500_ESRAM_BANK2 (U8500_ESRAM_BANK1 + U8500_ESRAM_BANK_SIZE)
|
|
|
|
#define U8500_ESRAM_BANK3 (U8500_ESRAM_BANK2 + U8500_ESRAM_BANK_SIZE)
|
|
|
|
#define U8500_ESRAM_BANK4 (U8500_ESRAM_BANK3 + U8500_ESRAM_BANK_SIZE)
|
2010-06-20 21:26:14 +00:00
|
|
|
/* Use bank 4 for DMA LCPA */
|
|
|
|
#define U8500_DMA_LCPA_BASE U8500_ESRAM_BANK4
|
2010-06-23 01:06:42 +00:00
|
|
|
#define U8500_DMA_LCPA_BASE_ED (U8500_ESRAM_BANK4 + 0x4000)
|
2010-05-27 22:21:26 +00:00
|
|
|
|
2010-05-03 06:34:53 +00:00
|
|
|
#define U8500_PER3_BASE 0x80000000
|
|
|
|
#define U8500_STM_BASE 0x80100000
|
|
|
|
#define U8500_STM_REG_BASE (U8500_STM_BASE + 0xF000)
|
|
|
|
#define U8500_PER2_BASE 0x80110000
|
|
|
|
#define U8500_PER1_BASE 0x80120000
|
|
|
|
#define U8500_B2R2_BASE 0x80130000
|
|
|
|
#define U8500_HSEM_BASE 0x80140000
|
|
|
|
#define U8500_PER4_BASE 0x80150000
|
|
|
|
#define U8500_ICN_BASE 0x81000000
|
|
|
|
|
|
|
|
#define U8500_BOOT_ROM_BASE 0x90000000
|
|
|
|
|
|
|
|
#define U8500_PER6_BASE 0xa03c0000
|
|
|
|
#define U8500_PER5_BASE 0xa03e0000
|
|
|
|
#define U8500_PER7_BASE_ED 0xa03d0000
|
|
|
|
|
|
|
|
#define U8500_SVA_BASE 0xa0100000
|
|
|
|
#define U8500_SIA_BASE 0xa0200000
|
|
|
|
|
|
|
|
#define U8500_SGA_BASE 0xa0300000
|
|
|
|
#define U8500_MCDE_BASE 0xa0350000
|
|
|
|
#define U8500_DMA_BASE_ED 0xa0362000
|
|
|
|
#define U8500_DMA_BASE 0x801C0000 /* v1 */
|
|
|
|
|
|
|
|
#define U8500_SBAG_BASE 0xa0390000
|
|
|
|
|
|
|
|
#define U8500_SCU_BASE 0xa0410000
|
|
|
|
#define U8500_GIC_CPU_BASE 0xa0410100
|
|
|
|
#define U8500_TWD_BASE 0xa0410600
|
|
|
|
#define U8500_GIC_DIST_BASE 0xa0411000
|
|
|
|
#define U8500_L2CC_BASE 0xa0412000
|
|
|
|
|
|
|
|
#define U8500_MODEM_I2C 0xb7e02000
|
|
|
|
|
|
|
|
#define U8500_GPIO0_BASE (U8500_PER1_BASE + 0xE000)
|
|
|
|
#define U8500_GPIO1_BASE (U8500_PER3_BASE + 0xE000)
|
|
|
|
#define U8500_GPIO2_BASE (U8500_PER2_BASE + 0xE000)
|
|
|
|
#define U8500_GPIO3_BASE (U8500_PER5_BASE + 0x1E000)
|
|
|
|
|
2011-03-31 01:57:33 +00:00
|
|
|
/* per7 base addresses */
|
2010-05-03 06:34:53 +00:00
|
|
|
#define U8500_CR_BASE_ED (U8500_PER7_BASE_ED + 0x8000)
|
|
|
|
#define U8500_MTU0_BASE_ED (U8500_PER7_BASE_ED + 0xa000)
|
|
|
|
#define U8500_MTU1_BASE_ED (U8500_PER7_BASE_ED + 0xb000)
|
|
|
|
#define U8500_TZPC0_BASE_ED (U8500_PER7_BASE_ED + 0xc000)
|
|
|
|
#define U8500_CLKRST7_BASE_ED (U8500_PER7_BASE_ED + 0xf000)
|
|
|
|
|
|
|
|
#define U8500_UART0_BASE (U8500_PER1_BASE + 0x0000)
|
|
|
|
#define U8500_UART1_BASE (U8500_PER1_BASE + 0x1000)
|
|
|
|
|
2011-03-31 01:57:33 +00:00
|
|
|
/* per6 base addresses */
|
2010-05-03 06:34:53 +00:00
|
|
|
#define U8500_RNG_BASE (U8500_PER6_BASE + 0x0000)
|
|
|
|
#define U8500_PKA_BASE (U8500_PER6_BASE + 0x1000)
|
|
|
|
#define U8500_PKAM_BASE (U8500_PER6_BASE + 0x2000)
|
|
|
|
#define U8500_MTU0_BASE (U8500_PER6_BASE + 0x6000) /* v1 */
|
|
|
|
#define U8500_MTU1_BASE (U8500_PER6_BASE + 0x7000) /* v1 */
|
|
|
|
#define U8500_CR_BASE (U8500_PER6_BASE + 0x8000) /* v1 */
|
|
|
|
#define U8500_CRYPTO0_BASE (U8500_PER6_BASE + 0xa000)
|
|
|
|
#define U8500_CRYPTO1_BASE (U8500_PER6_BASE + 0xb000)
|
|
|
|
#define U8500_CLKRST6_BASE (U8500_PER6_BASE + 0xf000)
|
|
|
|
|
2011-03-31 01:57:33 +00:00
|
|
|
/* per5 base addresses */
|
2010-05-03 06:34:53 +00:00
|
|
|
#define U8500_USBOTG_BASE (U8500_PER5_BASE + 0x00000)
|
|
|
|
#define U8500_CLKRST5_BASE (U8500_PER5_BASE + 0x1f000)
|
|
|
|
|
2011-03-31 01:57:33 +00:00
|
|
|
/* per4 base addresses */
|
2010-05-03 06:34:53 +00:00
|
|
|
#define U8500_BACKUPRAM0_BASE (U8500_PER4_BASE + 0x00000)
|
|
|
|
#define U8500_BACKUPRAM1_BASE (U8500_PER4_BASE + 0x01000)
|
|
|
|
#define U8500_RTT0_BASE (U8500_PER4_BASE + 0x02000)
|
|
|
|
#define U8500_RTT1_BASE (U8500_PER4_BASE + 0x03000)
|
|
|
|
#define U8500_RTC_BASE (U8500_PER4_BASE + 0x04000)
|
|
|
|
#define U8500_SCR_BASE (U8500_PER4_BASE + 0x05000)
|
|
|
|
#define U8500_DMC_BASE (U8500_PER4_BASE + 0x06000)
|
|
|
|
#define U8500_PRCMU_BASE (U8500_PER4_BASE + 0x07000)
|
2010-12-02 15:20:42 +00:00
|
|
|
#define U8500_PRCMU_TCDM_BASE_V1 (U8500_PER4_BASE + 0x0f000)
|
|
|
|
#define U8500_PRCMU_TCDM_BASE (U8500_PER4_BASE + 0x68000)
|
2010-05-03 06:34:53 +00:00
|
|
|
|
|
|
|
/* per3 base addresses */
|
|
|
|
#define U8500_FSMC_BASE (U8500_PER3_BASE + 0x0000)
|
|
|
|
#define U8500_SSP0_BASE (U8500_PER3_BASE + 0x2000)
|
|
|
|
#define U8500_SSP1_BASE (U8500_PER3_BASE + 0x3000)
|
|
|
|
#define U8500_I2C0_BASE (U8500_PER3_BASE + 0x4000)
|
|
|
|
#define U8500_SDI2_BASE (U8500_PER3_BASE + 0x5000)
|
|
|
|
#define U8500_SKE_BASE (U8500_PER3_BASE + 0x6000)
|
|
|
|
#define U8500_UART2_BASE (U8500_PER3_BASE + 0x7000)
|
|
|
|
#define U8500_SDI5_BASE (U8500_PER3_BASE + 0x8000)
|
|
|
|
#define U8500_CLKRST3_BASE (U8500_PER3_BASE + 0xf000)
|
|
|
|
|
2011-03-31 01:57:33 +00:00
|
|
|
/* per2 base addresses */
|
2010-05-03 06:34:53 +00:00
|
|
|
#define U8500_I2C3_BASE (U8500_PER2_BASE + 0x0000)
|
|
|
|
#define U8500_SPI2_BASE (U8500_PER2_BASE + 0x1000)
|
|
|
|
#define U8500_SPI1_BASE (U8500_PER2_BASE + 0x2000)
|
|
|
|
#define U8500_PWL_BASE (U8500_PER2_BASE + 0x3000)
|
|
|
|
#define U8500_SDI4_BASE (U8500_PER2_BASE + 0x4000)
|
|
|
|
#define U8500_MSP2_BASE (U8500_PER2_BASE + 0x7000)
|
|
|
|
#define U8500_SDI1_BASE (U8500_PER2_BASE + 0x8000)
|
|
|
|
#define U8500_SDI3_BASE (U8500_PER2_BASE + 0x9000)
|
|
|
|
#define U8500_SPI0_BASE (U8500_PER2_BASE + 0xa000)
|
|
|
|
#define U8500_HSIR_BASE (U8500_PER2_BASE + 0xb000)
|
|
|
|
#define U8500_HSIT_BASE (U8500_PER2_BASE + 0xc000)
|
|
|
|
#define U8500_CLKRST2_BASE (U8500_PER2_BASE + 0xf000)
|
|
|
|
|
|
|
|
/* per1 base addresses */
|
|
|
|
#define U8500_I2C1_BASE (U8500_PER1_BASE + 0x2000)
|
|
|
|
#define U8500_MSP0_BASE (U8500_PER1_BASE + 0x3000)
|
|
|
|
#define U8500_MSP1_BASE (U8500_PER1_BASE + 0x4000)
|
|
|
|
#define U8500_SDI0_BASE (U8500_PER1_BASE + 0x6000)
|
|
|
|
#define U8500_I2C2_BASE (U8500_PER1_BASE + 0x8000)
|
|
|
|
#define U8500_SPI3_BASE (U8500_PER1_BASE + 0x9000)
|
|
|
|
#define U8500_I2C4_BASE (U8500_PER1_BASE + 0xa000)
|
|
|
|
#define U8500_SLIM0_BASE (U8500_PER1_BASE + 0xb000)
|
|
|
|
#define U8500_CLKRST1_BASE (U8500_PER1_BASE + 0xf000)
|
|
|
|
|
|
|
|
#define U8500_SHRM_GOP_INTERRUPT_BASE 0xB7C00040
|
|
|
|
|
|
|
|
#define U8500_GPIOBANK0_BASE U8500_GPIO0_BASE
|
|
|
|
#define U8500_GPIOBANK1_BASE (U8500_GPIO0_BASE + 0x80)
|
|
|
|
#define U8500_GPIOBANK2_BASE U8500_GPIO1_BASE
|
|
|
|
#define U8500_GPIOBANK3_BASE (U8500_GPIO1_BASE + 0x80)
|
|
|
|
#define U8500_GPIOBANK4_BASE (U8500_GPIO1_BASE + 0x100)
|
|
|
|
#define U8500_GPIOBANK5_BASE (U8500_GPIO1_BASE + 0x180)
|
|
|
|
#define U8500_GPIOBANK6_BASE U8500_GPIO2_BASE
|
|
|
|
#define U8500_GPIOBANK7_BASE (U8500_GPIO2_BASE + 0x80)
|
|
|
|
#define U8500_GPIOBANK8_BASE U8500_GPIO3_BASE
|
|
|
|
|
|
|
|
#endif
|