2011-07-26 09:19:06 +00:00
|
|
|
/dts-v1/;
|
|
|
|
/include/ "skeleton.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "ARM Versatile AB";
|
|
|
|
compatible = "arm,versatile-ab";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
interrupt-parent = <&vic>;
|
|
|
|
|
|
|
|
aliases {
|
|
|
|
serial0 = &uart0;
|
|
|
|
serial1 = &uart1;
|
|
|
|
serial2 = &uart2;
|
|
|
|
i2c0 = &i2c0;
|
|
|
|
};
|
|
|
|
|
2014-03-28 01:35:32 +00:00
|
|
|
chosen {
|
|
|
|
stdout-path = &uart0;
|
|
|
|
};
|
|
|
|
|
2011-07-26 09:19:06 +00:00
|
|
|
memory {
|
|
|
|
reg = <0x0 0x08000000>;
|
|
|
|
};
|
|
|
|
|
2014-03-02 04:22:53 +00:00
|
|
|
xtal24mhz: xtal24mhz@24M {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <24000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
core-module@10000000 {
|
|
|
|
compatible = "arm,core-module-versatile", "syscon";
|
|
|
|
reg = <0x10000000 0x200>;
|
|
|
|
|
|
|
|
/* OSC1 on AB, OSC4 on PB */
|
|
|
|
osc1: cm_aux_osc@24M {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "arm,versatile-cm-auxosc";
|
|
|
|
clocks = <&xtal24mhz>;
|
|
|
|
};
|
|
|
|
|
|
|
|
/* The timer clock is the 24 MHz oscillator divided to 1MHz */
|
|
|
|
timclk: timclk@1M {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clock-div = <24>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clocks = <&xtal24mhz>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pclk: pclk@24M {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clock-div = <1>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clocks = <&xtal24mhz>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2011-07-26 09:19:06 +00:00
|
|
|
flash@34000000 {
|
|
|
|
compatible = "arm,versatile-flash";
|
|
|
|
reg = <0x34000000 0x4000000>;
|
|
|
|
bank-width = <4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c0: i2c@10002000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "arm,versatile-i2c";
|
|
|
|
reg = <0x10002000 0x1000>;
|
|
|
|
|
|
|
|
rtc@68 {
|
|
|
|
compatible = "dallas,ds1338";
|
|
|
|
reg = <0x68>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
net@10010000 {
|
|
|
|
compatible = "smsc,lan91c111";
|
|
|
|
reg = <0x10010000 0x10000>;
|
|
|
|
interrupts = <25>;
|
|
|
|
};
|
|
|
|
|
|
|
|
lcd@10008000 {
|
|
|
|
compatible = "arm,versatile-lcd";
|
|
|
|
reg = <0x10008000 0x1000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
amba {
|
|
|
|
compatible = "arm,amba-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
vic: intc@10140000 {
|
|
|
|
compatible = "arm,versatile-vic";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
reg = <0x10140000 0x1000>;
|
2014-03-02 04:22:21 +00:00
|
|
|
clear-mask = <0xffffffff>;
|
|
|
|
valid-mask = <0xffffffff>;
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
sic: intc@10003000 {
|
|
|
|
compatible = "arm,versatile-sic";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
reg = <0x10003000 0x1000>;
|
|
|
|
interrupt-parent = <&vic>;
|
|
|
|
interrupts = <31>; /* Cascaded to vic */
|
2014-03-02 04:22:21 +00:00
|
|
|
clear-mask = <0xffffffff>;
|
|
|
|
valid-mask = <0xffc203f8>;
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
dma@10130000 {
|
|
|
|
compatible = "arm,pl081", "arm,primecell";
|
|
|
|
reg = <0x10130000 0x1000>;
|
|
|
|
interrupts = <17>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&pclk>;
|
|
|
|
clock-names = "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
uart0: uart@101f1000 {
|
|
|
|
compatible = "arm,pl011", "arm,primecell";
|
|
|
|
reg = <0x101f1000 0x1000>;
|
|
|
|
interrupts = <12>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&xtal24mhz>, <&pclk>;
|
|
|
|
clock-names = "uartclk", "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
uart1: uart@101f2000 {
|
|
|
|
compatible = "arm,pl011", "arm,primecell";
|
|
|
|
reg = <0x101f2000 0x1000>;
|
|
|
|
interrupts = <13>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&xtal24mhz>, <&pclk>;
|
|
|
|
clock-names = "uartclk", "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
uart2: uart@101f3000 {
|
|
|
|
compatible = "arm,pl011", "arm,primecell";
|
|
|
|
reg = <0x101f3000 0x1000>;
|
|
|
|
interrupts = <14>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&xtal24mhz>, <&pclk>;
|
|
|
|
clock-names = "uartclk", "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
smc@10100000 {
|
|
|
|
compatible = "arm,primecell";
|
|
|
|
reg = <0x10100000 0x1000>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&pclk>;
|
|
|
|
clock-names = "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
mpmc@10110000 {
|
|
|
|
compatible = "arm,primecell";
|
|
|
|
reg = <0x10110000 0x1000>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&pclk>;
|
|
|
|
clock-names = "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
display@10120000 {
|
|
|
|
compatible = "arm,pl110", "arm,primecell";
|
|
|
|
reg = <0x10120000 0x1000>;
|
|
|
|
interrupts = <16>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&osc1>, <&pclk>;
|
|
|
|
clock-names = "clcd", "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
sctl@101e0000 {
|
|
|
|
compatible = "arm,primecell";
|
|
|
|
reg = <0x101e0000 0x1000>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&pclk>;
|
|
|
|
clock-names = "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
watchdog@101e1000 {
|
|
|
|
compatible = "arm,primecell";
|
|
|
|
reg = <0x101e1000 0x1000>;
|
|
|
|
interrupts = <0>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&pclk>;
|
|
|
|
clock-names = "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
|
2013-03-13 22:07:44 +00:00
|
|
|
timer@101e2000 {
|
|
|
|
compatible = "arm,sp804", "arm,primecell";
|
|
|
|
reg = <0x101e2000 0x1000>;
|
|
|
|
interrupts = <4>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&timclk>, <&timclk>, <&pclk>;
|
|
|
|
clock-names = "timer0", "timer1", "apb_pclk";
|
2013-03-13 22:07:44 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
timer@101e3000 {
|
|
|
|
compatible = "arm,sp804", "arm,primecell";
|
|
|
|
reg = <0x101e3000 0x1000>;
|
|
|
|
interrupts = <5>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&timclk>, <&timclk>, <&pclk>;
|
|
|
|
clock-names = "timer0", "timer1", "apb_pclk";
|
2013-03-13 22:07:44 +00:00
|
|
|
};
|
|
|
|
|
2011-07-26 09:19:06 +00:00
|
|
|
gpio0: gpio@101e4000 {
|
|
|
|
compatible = "arm,pl061", "arm,primecell";
|
|
|
|
reg = <0x101e4000 0x1000>;
|
|
|
|
gpio-controller;
|
|
|
|
interrupts = <6>;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&pclk>;
|
|
|
|
clock-names = "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio1: gpio@101e5000 {
|
|
|
|
compatible = "arm,pl061", "arm,primecell";
|
|
|
|
reg = <0x101e5000 0x1000>;
|
|
|
|
interrupts = <7>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&pclk>;
|
|
|
|
clock-names = "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
rtc@101e8000 {
|
|
|
|
compatible = "arm,pl030", "arm,primecell";
|
|
|
|
reg = <0x101e8000 0x1000>;
|
|
|
|
interrupts = <10>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&pclk>;
|
|
|
|
clock-names = "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
sci@101f0000 {
|
|
|
|
compatible = "arm,primecell";
|
|
|
|
reg = <0x101f0000 0x1000>;
|
|
|
|
interrupts = <15>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&pclk>;
|
|
|
|
clock-names = "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
ssp@101f4000 {
|
|
|
|
compatible = "arm,pl022", "arm,primecell";
|
|
|
|
reg = <0x101f4000 0x1000>;
|
|
|
|
interrupts = <11>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&xtal24mhz>, <&pclk>;
|
|
|
|
clock-names = "SSPCLK", "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
fpga {
|
|
|
|
compatible = "arm,versatile-fpga", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x10000000 0x10000>;
|
|
|
|
|
|
|
|
aaci@4000 {
|
|
|
|
compatible = "arm,primecell";
|
|
|
|
reg = <0x4000 0x1000>;
|
|
|
|
interrupts = <24>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&pclk>;
|
|
|
|
clock-names = "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
mmc@5000 {
|
2014-03-03 08:28:38 +00:00
|
|
|
compatible = "arm,pl180", "arm,primecell";
|
2011-07-26 09:19:06 +00:00
|
|
|
reg = < 0x5000 0x1000>;
|
2013-10-28 23:50:11 +00:00
|
|
|
interrupts-extended = <&vic 22 &sic 2>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&xtal24mhz>, <&pclk>;
|
|
|
|
clock-names = "mclk", "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
kmi@6000 {
|
|
|
|
compatible = "arm,pl050", "arm,primecell";
|
|
|
|
reg = <0x6000 0x1000>;
|
|
|
|
interrupt-parent = <&sic>;
|
|
|
|
interrupts = <3>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&xtal24mhz>, <&pclk>;
|
|
|
|
clock-names = "KMIREFCLK", "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
kmi@7000 {
|
|
|
|
compatible = "arm,pl050", "arm,primecell";
|
|
|
|
reg = <0x7000 0x1000>;
|
|
|
|
interrupt-parent = <&sic>;
|
|
|
|
interrupts = <4>;
|
2014-03-02 04:22:53 +00:00
|
|
|
clocks = <&xtal24mhz>, <&pclk>;
|
|
|
|
clock-names = "KMIREFCLK", "apb_pclk";
|
2011-07-26 09:19:06 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|