2008-10-23 05:26:29 +00:00
|
|
|
#ifndef _ASM_X86_DESC_H
|
|
|
|
#define _ASM_X86_DESC_H
|
2008-01-30 12:31:13 +00:00
|
|
|
|
|
|
|
#include <asm/desc_defs.h>
|
|
|
|
#include <asm/ldt.h>
|
2008-01-30 12:31:14 +00:00
|
|
|
#include <asm/mmu.h>
|
2017-03-14 17:05:07 +00:00
|
|
|
#include <asm/fixmap.h>
|
2017-08-28 06:47:18 +00:00
|
|
|
#include <asm/irq_vectors.h>
|
2011-05-27 07:29:32 +00:00
|
|
|
|
2008-01-30 12:31:14 +00:00
|
|
|
#include <linux/smp.h>
|
2012-05-11 07:35:27 +00:00
|
|
|
#include <linux/percpu.h>
|
2008-01-30 12:31:13 +00:00
|
|
|
|
2011-05-27 07:29:32 +00:00
|
|
|
static inline void fill_ldt(struct desc_struct *desc, const struct user_desc *info)
|
|
|
|
{
|
|
|
|
desc->limit0 = info->limit & 0x0ffff;
|
|
|
|
|
|
|
|
desc->base0 = (info->base_addr & 0x0000ffff);
|
|
|
|
desc->base1 = (info->base_addr & 0x00ff0000) >> 16;
|
|
|
|
|
|
|
|
desc->type = (info->read_exec_only ^ 1) << 1;
|
|
|
|
desc->type |= info->contents << 2;
|
|
|
|
|
|
|
|
desc->s = 1;
|
|
|
|
desc->dpl = 0x3;
|
|
|
|
desc->p = info->seg_not_present ^ 1;
|
2017-08-28 06:47:41 +00:00
|
|
|
desc->limit1 = (info->limit & 0xf0000) >> 16;
|
2011-05-27 07:29:32 +00:00
|
|
|
desc->avl = info->useable;
|
|
|
|
desc->d = info->seg_32bit;
|
|
|
|
desc->g = info->limit_in_pages;
|
|
|
|
|
|
|
|
desc->base2 = (info->base_addr & 0xff000000) >> 24;
|
2008-07-27 15:42:32 +00:00
|
|
|
/*
|
2011-08-03 13:31:53 +00:00
|
|
|
* Don't allow setting of the lm bit. It would confuse
|
|
|
|
* user_64bit_mode and would get overridden by sysret anyway.
|
2008-07-27 15:42:32 +00:00
|
|
|
*/
|
2011-05-27 07:29:32 +00:00
|
|
|
desc->l = 0;
|
2008-01-30 12:31:13 +00:00
|
|
|
}
|
|
|
|
|
2008-01-30 12:31:14 +00:00
|
|
|
extern struct desc_ptr idt_descr;
|
|
|
|
extern gate_desc idt_table[];
|
2016-08-08 23:29:06 +00:00
|
|
|
extern const struct desc_ptr debug_idt_descr;
|
2013-06-20 15:45:44 +00:00
|
|
|
extern gate_desc debug_idt_table[];
|
2008-01-30 12:31:13 +00:00
|
|
|
|
2008-05-28 23:19:53 +00:00
|
|
|
struct gdt_page {
|
|
|
|
struct desc_struct gdt[GDT_ENTRIES];
|
|
|
|
} __attribute__((aligned(PAGE_SIZE)));
|
2011-05-27 07:29:32 +00:00
|
|
|
|
2009-04-21 22:00:24 +00:00
|
|
|
DECLARE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page);
|
2008-05-28 23:19:53 +00:00
|
|
|
|
2017-03-14 17:05:07 +00:00
|
|
|
/* Provide the original GDT */
|
|
|
|
static inline struct desc_struct *get_cpu_gdt_rw(unsigned int cpu)
|
2008-05-28 23:19:53 +00:00
|
|
|
{
|
|
|
|
return per_cpu(gdt_page, cpu).gdt;
|
|
|
|
}
|
|
|
|
|
2017-03-14 17:05:07 +00:00
|
|
|
/* Provide the current original GDT */
|
|
|
|
static inline struct desc_struct *get_current_gdt_rw(void)
|
|
|
|
{
|
|
|
|
return this_cpu_ptr(&gdt_page)->gdt;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Get the fixmap index for a specific processor */
|
|
|
|
static inline unsigned int get_cpu_gdt_ro_index(int cpu)
|
|
|
|
{
|
|
|
|
return FIX_GDT_REMAP_BEGIN + cpu;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Provide the fixmap address of the remapped GDT */
|
|
|
|
static inline struct desc_struct *get_cpu_gdt_ro(int cpu)
|
|
|
|
{
|
|
|
|
unsigned int idx = get_cpu_gdt_ro_index(cpu);
|
|
|
|
return (struct desc_struct *)__fix_to_virt(idx);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Provide the current read-only GDT */
|
|
|
|
static inline struct desc_struct *get_current_gdt_ro(void)
|
|
|
|
{
|
|
|
|
return get_cpu_gdt_ro(smp_processor_id());
|
|
|
|
}
|
|
|
|
|
2017-03-22 21:32:30 +00:00
|
|
|
/* Provide the physical address of the GDT page. */
|
|
|
|
static inline phys_addr_t get_cpu_gdt_paddr(unsigned int cpu)
|
|
|
|
{
|
|
|
|
return per_cpu_ptr_to_phys(get_cpu_gdt_rw(cpu));
|
|
|
|
}
|
|
|
|
|
2008-01-30 12:31:14 +00:00
|
|
|
static inline void pack_gate(gate_desc *gate, unsigned type, unsigned long func,
|
|
|
|
unsigned dpl, unsigned ist, unsigned seg)
|
|
|
|
{
|
2017-08-28 06:47:37 +00:00
|
|
|
gate->offset_low = (u16) func;
|
|
|
|
gate->bits.p = 1;
|
|
|
|
gate->bits.dpl = dpl;
|
|
|
|
gate->bits.zero = 0;
|
|
|
|
gate->bits.type = type;
|
|
|
|
gate->offset_middle = (u16) (func >> 16);
|
|
|
|
#ifdef CONFIG_X86_64
|
2011-05-27 07:29:32 +00:00
|
|
|
gate->segment = __KERNEL_CS;
|
2017-08-28 06:47:37 +00:00
|
|
|
gate->bits.ist = ist;
|
|
|
|
gate->reserved = 0;
|
|
|
|
gate->offset_high = (u32) (func >> 32);
|
2008-01-30 12:31:14 +00:00
|
|
|
#else
|
2017-08-28 06:47:37 +00:00
|
|
|
gate->segment = seg;
|
|
|
|
gate->bits.ist = 0;
|
2008-01-30 12:31:14 +00:00
|
|
|
#endif
|
2017-08-28 06:47:37 +00:00
|
|
|
}
|
2008-01-30 12:31:14 +00:00
|
|
|
|
2008-01-30 12:31:27 +00:00
|
|
|
static inline int desc_empty(const void *ptr)
|
|
|
|
{
|
|
|
|
const u32 *desc = ptr;
|
2011-05-27 07:29:32 +00:00
|
|
|
|
2008-01-30 12:31:27 +00:00
|
|
|
return !(desc[0] | desc[1]);
|
|
|
|
}
|
|
|
|
|
2008-01-30 12:31:14 +00:00
|
|
|
#ifdef CONFIG_PARAVIRT
|
|
|
|
#include <asm/paravirt.h>
|
|
|
|
#else
|
2011-05-27 07:29:32 +00:00
|
|
|
#define load_TR_desc() native_load_tr_desc()
|
|
|
|
#define load_gdt(dtr) native_load_gdt(dtr)
|
|
|
|
#define load_idt(dtr) native_load_idt(dtr)
|
|
|
|
#define load_tr(tr) asm volatile("ltr %0"::"m" (tr))
|
|
|
|
#define load_ldt(ldt) asm volatile("lldt %0"::"m" (ldt))
|
|
|
|
|
|
|
|
#define store_gdt(dtr) native_store_gdt(dtr)
|
|
|
|
#define store_idt(dtr) native_store_idt(dtr)
|
|
|
|
#define store_tr(tr) (tr = native_store_tr())
|
|
|
|
|
|
|
|
#define load_TLS(t, cpu) native_load_tls(t, cpu)
|
|
|
|
#define set_ldt native_set_ldt
|
|
|
|
|
|
|
|
#define write_ldt_entry(dt, entry, desc) native_write_ldt_entry(dt, entry, desc)
|
|
|
|
#define write_gdt_entry(dt, entry, desc, type) native_write_gdt_entry(dt, entry, desc, type)
|
|
|
|
#define write_idt_entry(dt, entry, g) native_write_idt_entry(dt, entry, g)
|
2008-07-23 21:21:18 +00:00
|
|
|
|
|
|
|
static inline void paravirt_alloc_ldt(struct desc_struct *ldt, unsigned entries)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void paravirt_free_ldt(struct desc_struct *ldt, unsigned entries)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_PARAVIRT */
|
2008-01-30 12:31:14 +00:00
|
|
|
|
2009-03-11 13:43:49 +00:00
|
|
|
#define store_ldt(ldt) asm("sldt %0" : "=m"(ldt))
|
|
|
|
|
2011-05-27 07:29:32 +00:00
|
|
|
static inline void native_write_idt_entry(gate_desc *idt, int entry, const gate_desc *gate)
|
2008-01-30 12:31:14 +00:00
|
|
|
{
|
|
|
|
memcpy(&idt[entry], gate, sizeof(*gate));
|
|
|
|
}
|
|
|
|
|
2011-05-27 07:29:32 +00:00
|
|
|
static inline void native_write_ldt_entry(struct desc_struct *ldt, int entry, const void *desc)
|
2008-01-30 12:31:14 +00:00
|
|
|
{
|
|
|
|
memcpy(&ldt[entry], desc, 8);
|
|
|
|
}
|
|
|
|
|
2011-05-27 07:29:32 +00:00
|
|
|
static inline void
|
|
|
|
native_write_gdt_entry(struct desc_struct *gdt, int entry, const void *desc, int type)
|
2008-01-30 12:31:14 +00:00
|
|
|
{
|
|
|
|
unsigned int size;
|
2011-05-27 07:29:32 +00:00
|
|
|
|
2008-01-30 12:31:14 +00:00
|
|
|
switch (type) {
|
2011-05-27 07:29:32 +00:00
|
|
|
case DESC_TSS: size = sizeof(tss_desc); break;
|
|
|
|
case DESC_LDT: size = sizeof(ldt_desc); break;
|
|
|
|
default: size = sizeof(*gdt); break;
|
2008-01-30 12:31:14 +00:00
|
|
|
}
|
2011-05-27 07:29:32 +00:00
|
|
|
|
2008-01-30 12:31:14 +00:00
|
|
|
memcpy(&gdt[entry], desc, size);
|
|
|
|
}
|
|
|
|
|
2017-08-28 06:47:37 +00:00
|
|
|
static inline void set_tssldt_descriptor(void *d, unsigned long addr,
|
|
|
|
unsigned type, unsigned size)
|
2008-01-30 12:31:14 +00:00
|
|
|
{
|
2017-08-28 06:47:42 +00:00
|
|
|
struct ldttss_desc *desc = d;
|
2011-05-27 07:29:32 +00:00
|
|
|
|
2008-01-30 12:31:20 +00:00
|
|
|
memset(desc, 0, sizeof(*desc));
|
2011-05-27 07:29:32 +00:00
|
|
|
|
2017-08-28 06:47:42 +00:00
|
|
|
desc->limit0 = (u16) size;
|
2017-08-28 06:47:37 +00:00
|
|
|
desc->base0 = (u16) addr;
|
|
|
|
desc->base1 = (addr >> 16) & 0xFF;
|
2011-05-27 07:29:32 +00:00
|
|
|
desc->type = type;
|
|
|
|
desc->p = 1;
|
|
|
|
desc->limit1 = (size >> 16) & 0xF;
|
2017-08-28 06:47:37 +00:00
|
|
|
desc->base2 = (addr >> 24) & 0xFF;
|
2017-08-28 06:47:42 +00:00
|
|
|
#ifdef CONFIG_X86_64
|
2017-08-28 06:47:37 +00:00
|
|
|
desc->base3 = (u32) (addr >> 32);
|
2008-01-30 12:31:14 +00:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void __set_tss_desc(unsigned cpu, unsigned int entry, void *addr)
|
|
|
|
{
|
2017-03-14 17:05:07 +00:00
|
|
|
struct desc_struct *d = get_cpu_gdt_rw(cpu);
|
2008-01-30 12:31:14 +00:00
|
|
|
tss_desc tss;
|
|
|
|
|
2008-01-30 12:31:20 +00:00
|
|
|
set_tssldt_descriptor(&tss, (unsigned long)addr, DESC_TSS,
|
2017-02-20 16:56:09 +00:00
|
|
|
__KERNEL_TSS_LIMIT);
|
2008-01-30 12:31:14 +00:00
|
|
|
write_gdt_entry(d, entry, &tss, DESC_TSS);
|
|
|
|
}
|
|
|
|
|
|
|
|
#define set_tss_desc(cpu, addr) __set_tss_desc(cpu, GDT_ENTRY_TSS, addr)
|
|
|
|
|
2008-01-30 12:31:14 +00:00
|
|
|
static inline void native_set_ldt(const void *addr, unsigned int entries)
|
|
|
|
{
|
|
|
|
if (likely(entries == 0))
|
2008-03-23 08:01:58 +00:00
|
|
|
asm volatile("lldt %w0"::"q" (0));
|
2008-01-30 12:31:14 +00:00
|
|
|
else {
|
|
|
|
unsigned cpu = smp_processor_id();
|
|
|
|
ldt_desc ldt;
|
|
|
|
|
2008-07-11 16:04:46 +00:00
|
|
|
set_tssldt_descriptor(&ldt, (unsigned long)addr, DESC_LDT,
|
|
|
|
entries * LDT_ENTRY_SIZE - 1);
|
2017-03-14 17:05:07 +00:00
|
|
|
write_gdt_entry(get_cpu_gdt_rw(cpu), GDT_ENTRY_LDT,
|
2008-01-30 12:31:14 +00:00
|
|
|
&ldt, DESC_LDT);
|
2008-03-23 08:01:58 +00:00
|
|
|
asm volatile("lldt %w0"::"q" (GDT_ENTRY_LDT*8));
|
2008-01-30 12:31:14 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-03-14 17:05:08 +00:00
|
|
|
static inline void native_load_gdt(const struct desc_ptr *dtr)
|
|
|
|
{
|
|
|
|
asm volatile("lgdt %0"::"m" (*dtr));
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void native_load_idt(const struct desc_ptr *dtr)
|
|
|
|
{
|
|
|
|
asm volatile("lidt %0"::"m" (*dtr));
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void native_store_gdt(struct desc_ptr *dtr)
|
|
|
|
{
|
|
|
|
asm volatile("sgdt %0":"=m" (*dtr));
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void native_store_idt(struct desc_ptr *dtr)
|
|
|
|
{
|
|
|
|
asm volatile("sidt %0":"=m" (*dtr));
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The LTR instruction marks the TSS GDT entry as busy. On 64-bit, the GDT is
|
|
|
|
* a read-only remapping. To prevent a page fault, the GDT is switched to the
|
|
|
|
* original writeable version when needed.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_X86_64
|
2008-01-30 12:31:14 +00:00
|
|
|
static inline void native_load_tr_desc(void)
|
|
|
|
{
|
2017-03-14 17:05:08 +00:00
|
|
|
struct desc_ptr gdt;
|
|
|
|
int cpu = raw_smp_processor_id();
|
|
|
|
bool restore = 0;
|
|
|
|
struct desc_struct *fixmap_gdt;
|
|
|
|
|
|
|
|
native_store_gdt(&gdt);
|
|
|
|
fixmap_gdt = get_cpu_gdt_ro(cpu);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If the current GDT is the read-only fixmap, swap to the original
|
|
|
|
* writeable version. Swap back at the end.
|
|
|
|
*/
|
|
|
|
if (gdt.address == (unsigned long)fixmap_gdt) {
|
|
|
|
load_direct_gdt(cpu);
|
|
|
|
restore = 1;
|
|
|
|
}
|
2008-01-30 12:31:14 +00:00
|
|
|
asm volatile("ltr %w0"::"q" (GDT_ENTRY_TSS*8));
|
2017-03-14 17:05:08 +00:00
|
|
|
if (restore)
|
|
|
|
load_fixmap_gdt(cpu);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static inline void native_load_tr_desc(void)
|
|
|
|
{
|
|
|
|
asm volatile("ltr %w0"::"q" (GDT_ENTRY_TSS*8));
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
static inline unsigned long native_store_tr(void)
|
|
|
|
{
|
|
|
|
unsigned long tr;
|
|
|
|
|
|
|
|
asm volatile("str %0":"=r" (tr));
|
|
|
|
|
|
|
|
return tr;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void native_load_tls(struct thread_struct *t, unsigned int cpu)
|
|
|
|
{
|
|
|
|
struct desc_struct *gdt = get_cpu_gdt_rw(cpu);
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
for (i = 0; i < GDT_ENTRY_TLS_ENTRIES; i++)
|
|
|
|
gdt[GDT_ENTRY_TLS_MIN + i] = t->tls_array[i];
|
2008-01-30 12:31:14 +00:00
|
|
|
}
|
|
|
|
|
2017-02-22 15:36:16 +00:00
|
|
|
DECLARE_PER_CPU(bool, __tss_limit_invalid);
|
|
|
|
|
2017-02-20 16:56:14 +00:00
|
|
|
static inline void force_reload_TR(void)
|
|
|
|
{
|
2017-03-14 17:05:07 +00:00
|
|
|
struct desc_struct *d = get_current_gdt_rw();
|
2017-02-20 16:56:14 +00:00
|
|
|
tss_desc tss;
|
|
|
|
|
|
|
|
memcpy(&tss, &d[GDT_ENTRY_TSS], sizeof(tss_desc));
|
|
|
|
|
|
|
|
/*
|
|
|
|
* LTR requires an available TSS, and the TSS is currently
|
|
|
|
* busy. Make it be available so that LTR will work.
|
|
|
|
*/
|
|
|
|
tss.type = DESC_TSS;
|
|
|
|
write_gdt_entry(d, GDT_ENTRY_TSS, &tss, DESC_TSS);
|
|
|
|
|
|
|
|
load_TR_desc();
|
2017-02-22 15:36:16 +00:00
|
|
|
this_cpu_write(__tss_limit_invalid, false);
|
2017-02-20 16:56:14 +00:00
|
|
|
}
|
|
|
|
|
2017-02-22 15:36:16 +00:00
|
|
|
/*
|
|
|
|
* Call this if you need the TSS limit to be correct, which should be the case
|
|
|
|
* if and only if you have TIF_IO_BITMAP set or you're switching to a task
|
|
|
|
* with TIF_IO_BITMAP set.
|
|
|
|
*/
|
|
|
|
static inline void refresh_tss_limit(void)
|
2017-02-20 16:56:14 +00:00
|
|
|
{
|
|
|
|
DEBUG_LOCKS_WARN_ON(preemptible());
|
|
|
|
|
2017-02-22 15:36:16 +00:00
|
|
|
if (unlikely(this_cpu_read(__tss_limit_invalid)))
|
2017-02-20 16:56:14 +00:00
|
|
|
force_reload_TR();
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If you do something evil that corrupts the cached TSS limit (I'm looking
|
|
|
|
* at you, VMX exits), call this function.
|
|
|
|
*
|
|
|
|
* The optimization here is that the TSS limit only matters for Linux if the
|
|
|
|
* IO bitmap is in use. If the TSS limit gets forced to its minimum value,
|
|
|
|
* everything works except that IO bitmap will be ignored and all CPL 3 IO
|
|
|
|
* instructions will #GP, which is exactly what we want for normal tasks.
|
|
|
|
*/
|
|
|
|
static inline void invalidate_tss_limit(void)
|
|
|
|
{
|
|
|
|
DEBUG_LOCKS_WARN_ON(preemptible());
|
|
|
|
|
|
|
|
if (unlikely(test_thread_flag(TIF_IO_BITMAP)))
|
|
|
|
force_reload_TR();
|
|
|
|
else
|
2017-02-22 15:36:16 +00:00
|
|
|
this_cpu_write(__tss_limit_invalid, true);
|
2017-02-20 16:56:14 +00:00
|
|
|
}
|
|
|
|
|
2015-01-22 19:27:58 +00:00
|
|
|
/* This intentionally ignores lm, since 32-bit apps don't have that field. */
|
|
|
|
#define LDT_empty(info) \
|
2008-03-23 08:01:58 +00:00
|
|
|
((info)->base_addr == 0 && \
|
|
|
|
(info)->limit == 0 && \
|
|
|
|
(info)->contents == 0 && \
|
|
|
|
(info)->read_exec_only == 1 && \
|
|
|
|
(info)->seg_32bit == 0 && \
|
|
|
|
(info)->limit_in_pages == 0 && \
|
|
|
|
(info)->seg_not_present == 1 && \
|
|
|
|
(info)->useable == 0)
|
2008-01-30 12:31:14 +00:00
|
|
|
|
x86, tls: Interpret an all-zero struct user_desc as "no segment"
The Witcher 2 did something like this to allocate a TLS segment index:
struct user_desc u_info;
bzero(&u_info, sizeof(u_info));
u_info.entry_number = (uint32_t)-1;
syscall(SYS_set_thread_area, &u_info);
Strictly speaking, this code was never correct. It should have set
read_exec_only and seg_not_present to 1 to indicate that it wanted
to find a free slot without putting anything there, or it should
have put something sensible in the TLS slot if it wanted to allocate
a TLS entry for real. The actual effect of this code was to
allocate a bogus segment that could be used to exploit espfix.
The set_thread_area hardening patches changed the behavior, causing
set_thread_area to return -EINVAL and crashing the game.
This changes set_thread_area to interpret this as a request to find
a free slot and to leave it empty, which isn't *quite* what the game
expects but should be close enough to keep it working. In
particular, using the code above to allocate two segments will
allocate the same segment both times.
According to FrostbittenKing on Github, this fixes The Witcher 2.
If this somehow still causes problems, we could instead allocate
a limit==0 32-bit data segment, but that seems rather ugly to me.
Fixes: 41bdc78544b8 x86/tls: Validate TLS entries to protect espfix
Signed-off-by: Andy Lutomirski <luto@amacapital.net>
Cc: stable@vger.kernel.org
Cc: torvalds@linux-foundation.org
Link: http://lkml.kernel.org/r/0cb251abe1ff0958b8e468a9a9a905b80ae3a746.1421954363.git.luto@amacapital.net
Signed-off-by: Thomas Gleixner <tglx@linutronix.de>
2015-01-22 19:27:59 +00:00
|
|
|
/* Lots of programs expect an all-zero user_desc to mean "no segment at all". */
|
|
|
|
static inline bool LDT_zero(const struct user_desc *info)
|
|
|
|
{
|
|
|
|
return (info->base_addr == 0 &&
|
|
|
|
info->limit == 0 &&
|
|
|
|
info->contents == 0 &&
|
|
|
|
info->read_exec_only == 0 &&
|
|
|
|
info->seg_32bit == 0 &&
|
|
|
|
info->limit_in_pages == 0 &&
|
|
|
|
info->seg_not_present == 0 &&
|
|
|
|
info->useable == 0);
|
|
|
|
}
|
|
|
|
|
2008-01-30 12:31:14 +00:00
|
|
|
static inline void clear_LDT(void)
|
|
|
|
{
|
|
|
|
set_ldt(NULL, 0);
|
|
|
|
}
|
|
|
|
|
2008-01-30 12:31:51 +00:00
|
|
|
static inline unsigned long get_desc_base(const struct desc_struct *desc)
|
2008-01-30 12:31:14 +00:00
|
|
|
{
|
2009-11-05 10:47:08 +00:00
|
|
|
return (unsigned)(desc->base0 | ((desc->base1) << 16) | ((desc->base2) << 24));
|
2008-01-30 12:31:14 +00:00
|
|
|
}
|
2008-01-30 12:31:51 +00:00
|
|
|
|
2009-07-18 15:11:06 +00:00
|
|
|
static inline void set_desc_base(struct desc_struct *desc, unsigned long base)
|
|
|
|
{
|
|
|
|
desc->base0 = base & 0xffff;
|
|
|
|
desc->base1 = (base >> 16) & 0xff;
|
|
|
|
desc->base2 = (base >> 24) & 0xff;
|
|
|
|
}
|
|
|
|
|
2008-01-30 12:31:51 +00:00
|
|
|
static inline unsigned long get_desc_limit(const struct desc_struct *desc)
|
|
|
|
{
|
2017-08-28 06:47:41 +00:00
|
|
|
return desc->limit0 | (desc->limit1 << 16);
|
2008-01-30 12:31:51 +00:00
|
|
|
}
|
|
|
|
|
2009-07-18 15:11:06 +00:00
|
|
|
static inline void set_desc_limit(struct desc_struct *desc, unsigned long limit)
|
|
|
|
{
|
|
|
|
desc->limit0 = limit & 0xffff;
|
2017-08-28 06:47:41 +00:00
|
|
|
desc->limit1 = (limit >> 16) & 0xf;
|
2009-07-18 15:11:06 +00:00
|
|
|
}
|
|
|
|
|
2017-08-28 06:47:59 +00:00
|
|
|
void update_intr_gate(unsigned int n, const void *addr);
|
2017-08-28 06:47:57 +00:00
|
|
|
void alloc_intr_gate(unsigned int n, const void *addr);
|
2008-01-30 12:31:14 +00:00
|
|
|
|
2008-12-19 23:23:44 +00:00
|
|
|
extern unsigned long used_vectors[];
|
2008-04-15 20:36:56 +00:00
|
|
|
|
2013-06-20 15:45:44 +00:00
|
|
|
#ifdef CONFIG_X86_64
|
|
|
|
DECLARE_PER_CPU(u32, debug_idt_ctr);
|
|
|
|
static inline bool is_debug_idt_enabled(void)
|
|
|
|
{
|
|
|
|
if (this_cpu_read(debug_idt_ctr))
|
|
|
|
return true;
|
|
|
|
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void load_debug_idt(void)
|
|
|
|
{
|
|
|
|
load_idt((const struct desc_ptr *)&debug_idt_descr);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static inline bool is_debug_idt_enabled(void)
|
|
|
|
{
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void load_debug_idt(void)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
trace,x86: Do not call local_irq_save() in load_current_idt()
As load_current_idt() is now what is used to update the IDT for the
switches needed for NMI, lockdep debug, and for tracing, it must not
call local_irq_save(). This is because one of the users of this is
lockdep, which does tracing of local_irq_save() and when the debug
trap is hit, we need to update the IDT before tracing interrupts
being disabled. As load_current_idt() is used to do this, calling
local_irq_save() which lockdep traces, defeats the point of calling
load_current_idt().
As interrupts are already disabled when used by lockdep and NMI, the
only other user is tracing that can disable interrupts itself. Simply
have the tracing update disable interrupts before calling load_current_idt()
instead of breaking the other users.
Here's the dump that happened:
------------[ cut here ]------------
WARNING: at /work/autotest/nobackup/linux-test.git/kernel/fork.c:1196 copy_process+0x2c3/0x1398()
DEBUG_LOCKS_WARN_ON(!p->hardirqs_enabled)
Modules linked in:
CPU: 1 PID: 4570 Comm: gdm-simple-gree Not tainted 3.10.0-rc3-test+ #5
Hardware name: /DG965MQ, BIOS MQ96510J.86A.0372.2006.0605.1717 06/05/2006
ffffffff81d2a7a5 ffff88006ed13d50 ffffffff8192822b ffff88006ed13d90
ffffffff81035f25 ffff8800721c6000 ffff88006ed13da0 0000000001200011
0000000000000000 ffff88006ed5e000 ffff8800721c6000 ffff88006ed13df0
Call Trace:
[<ffffffff8192822b>] dump_stack+0x19/0x1b
[<ffffffff81035f25>] warn_slowpath_common+0x67/0x80
[<ffffffff81035fe1>] warn_slowpath_fmt+0x46/0x48
[<ffffffff812bfc5d>] ? __raw_spin_lock_init+0x31/0x52
[<ffffffff810341f7>] copy_process+0x2c3/0x1398
[<ffffffff8103539d>] do_fork+0xa8/0x260
[<ffffffff810ca7b1>] ? trace_preempt_on+0x2a/0x2f
[<ffffffff812afb3e>] ? trace_hardirqs_on_thunk+0x3a/0x3f
[<ffffffff81937fe7>] ? sysret_check+0x1b/0x56
[<ffffffff81937fe7>] ? sysret_check+0x1b/0x56
[<ffffffff810355cf>] SyS_clone+0x16/0x18
[<ffffffff81938369>] stub_clone+0x69/0x90
[<ffffffff81937fc2>] ? system_call_fastpath+0x16/0x1b
---[ end trace 8b157a9d20ca1aa2 ]---
in fork.c:
#ifdef CONFIG_PROVE_LOCKING
DEBUG_LOCKS_WARN_ON(!p->hardirqs_enabled); <-- bug here
DEBUG_LOCKS_WARN_ON(!p->softirqs_enabled);
#endif
Cc: Seiji Aguchi <seiji.aguchi@hds.com>
Signed-off-by: Steven Rostedt <rostedt@goodmis.org>
2013-06-22 17:16:19 +00:00
|
|
|
* The load_current_idt() must be called with interrupts disabled
|
2013-06-20 15:45:44 +00:00
|
|
|
* to avoid races. That way the IDT will always be set back to the expected
|
trace,x86: Do not call local_irq_save() in load_current_idt()
As load_current_idt() is now what is used to update the IDT for the
switches needed for NMI, lockdep debug, and for tracing, it must not
call local_irq_save(). This is because one of the users of this is
lockdep, which does tracing of local_irq_save() and when the debug
trap is hit, we need to update the IDT before tracing interrupts
being disabled. As load_current_idt() is used to do this, calling
local_irq_save() which lockdep traces, defeats the point of calling
load_current_idt().
As interrupts are already disabled when used by lockdep and NMI, the
only other user is tracing that can disable interrupts itself. Simply
have the tracing update disable interrupts before calling load_current_idt()
instead of breaking the other users.
Here's the dump that happened:
------------[ cut here ]------------
WARNING: at /work/autotest/nobackup/linux-test.git/kernel/fork.c:1196 copy_process+0x2c3/0x1398()
DEBUG_LOCKS_WARN_ON(!p->hardirqs_enabled)
Modules linked in:
CPU: 1 PID: 4570 Comm: gdm-simple-gree Not tainted 3.10.0-rc3-test+ #5
Hardware name: /DG965MQ, BIOS MQ96510J.86A.0372.2006.0605.1717 06/05/2006
ffffffff81d2a7a5 ffff88006ed13d50 ffffffff8192822b ffff88006ed13d90
ffffffff81035f25 ffff8800721c6000 ffff88006ed13da0 0000000001200011
0000000000000000 ffff88006ed5e000 ffff8800721c6000 ffff88006ed13df0
Call Trace:
[<ffffffff8192822b>] dump_stack+0x19/0x1b
[<ffffffff81035f25>] warn_slowpath_common+0x67/0x80
[<ffffffff81035fe1>] warn_slowpath_fmt+0x46/0x48
[<ffffffff812bfc5d>] ? __raw_spin_lock_init+0x31/0x52
[<ffffffff810341f7>] copy_process+0x2c3/0x1398
[<ffffffff8103539d>] do_fork+0xa8/0x260
[<ffffffff810ca7b1>] ? trace_preempt_on+0x2a/0x2f
[<ffffffff812afb3e>] ? trace_hardirqs_on_thunk+0x3a/0x3f
[<ffffffff81937fe7>] ? sysret_check+0x1b/0x56
[<ffffffff81937fe7>] ? sysret_check+0x1b/0x56
[<ffffffff810355cf>] SyS_clone+0x16/0x18
[<ffffffff81938369>] stub_clone+0x69/0x90
[<ffffffff81937fc2>] ? system_call_fastpath+0x16/0x1b
---[ end trace 8b157a9d20ca1aa2 ]---
in fork.c:
#ifdef CONFIG_PROVE_LOCKING
DEBUG_LOCKS_WARN_ON(!p->hardirqs_enabled); <-- bug here
DEBUG_LOCKS_WARN_ON(!p->softirqs_enabled);
#endif
Cc: Seiji Aguchi <seiji.aguchi@hds.com>
Signed-off-by: Steven Rostedt <rostedt@goodmis.org>
2013-06-22 17:16:19 +00:00
|
|
|
* descriptor. It's also called when a CPU is being initialized, and
|
|
|
|
* that doesn't need to disable interrupts, as nothing should be
|
|
|
|
* bothering the CPU then.
|
2013-06-20 15:45:44 +00:00
|
|
|
*/
|
|
|
|
static inline void load_current_idt(void)
|
|
|
|
{
|
|
|
|
if (is_debug_idt_enabled())
|
|
|
|
load_debug_idt();
|
|
|
|
else
|
|
|
|
load_idt((const struct desc_ptr *)&idt_descr);
|
|
|
|
}
|
2017-08-28 06:47:46 +00:00
|
|
|
|
2017-08-28 06:47:47 +00:00
|
|
|
extern void idt_setup_early_handler(void);
|
|
|
|
extern void idt_setup_early_traps(void);
|
2017-08-28 06:47:53 +00:00
|
|
|
extern void idt_setup_traps(void);
|
2017-08-28 06:47:54 +00:00
|
|
|
extern void idt_setup_apic_and_irq_gates(void);
|
2017-08-28 06:47:47 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_X86_64
|
|
|
|
extern void idt_setup_early_pf(void);
|
2017-08-28 06:47:52 +00:00
|
|
|
extern void idt_setup_ist_traps(void);
|
2017-08-28 06:47:51 +00:00
|
|
|
extern void idt_setup_debugidt_traps(void);
|
2017-08-28 06:47:47 +00:00
|
|
|
#else
|
|
|
|
static inline void idt_setup_early_pf(void) { }
|
2017-08-28 06:47:52 +00:00
|
|
|
static inline void idt_setup_ist_traps(void) { }
|
2017-08-28 06:47:51 +00:00
|
|
|
static inline void idt_setup_debugidt_traps(void) { }
|
2017-08-28 06:47:47 +00:00
|
|
|
#endif
|
|
|
|
|
2017-08-28 06:47:46 +00:00
|
|
|
extern void idt_invalidate(void *addr);
|
|
|
|
|
2008-10-23 05:26:29 +00:00
|
|
|
#endif /* _ASM_X86_DESC_H */
|