2007-08-22 17:14:51 +00:00
|
|
|
/*
|
|
|
|
* arch/xtensa/mm/cache.c
|
|
|
|
*
|
|
|
|
* This file is subject to the terms and conditions of the GNU General Public
|
|
|
|
* License. See the file "COPYING" in the main directory of this archive
|
|
|
|
* for more details.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2001-2006 Tensilica Inc.
|
|
|
|
*
|
|
|
|
* Chris Zankel <chris@zankel.net>
|
|
|
|
* Joe Taylor
|
|
|
|
* Marc Gauthier
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/signal.h>
|
|
|
|
#include <linux/sched.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/string.h>
|
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/ptrace.h>
|
|
|
|
#include <linux/bootmem.h>
|
|
|
|
#include <linux/swap.h>
|
|
|
|
#include <linux/pagemap.h>
|
|
|
|
|
|
|
|
#include <asm/bootparam.h>
|
|
|
|
#include <asm/mmu_context.h>
|
|
|
|
#include <asm/tlb.h>
|
|
|
|
#include <asm/tlbflush.h>
|
|
|
|
#include <asm/page.h>
|
|
|
|
#include <asm/pgalloc.h>
|
|
|
|
#include <asm/pgtable.h>
|
|
|
|
|
|
|
|
//#define printd(x...) printk(x)
|
|
|
|
#define printd(x...) do { } while(0)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Note:
|
|
|
|
* The kernel provides one architecture bit PG_arch_1 in the page flags that
|
|
|
|
* can be used for cache coherency.
|
|
|
|
*
|
|
|
|
* I$-D$ coherency.
|
|
|
|
*
|
|
|
|
* The Xtensa architecture doesn't keep the instruction cache coherent with
|
|
|
|
* the data cache. We use the architecture bit to indicate if the caches
|
|
|
|
* are coherent. The kernel clears this bit whenever a page is added to the
|
|
|
|
* page cache. At that time, the caches might not be in sync. We, therefore,
|
|
|
|
* define this flag as 'clean' if set.
|
|
|
|
*
|
|
|
|
* D-cache aliasing.
|
|
|
|
*
|
|
|
|
* With cache aliasing, we have to always flush the cache when pages are
|
|
|
|
* unmapped (see tlb_start_vma(). So, we use this flag to indicate a dirty
|
|
|
|
* page.
|
|
|
|
*
|
|
|
|
*
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#if (DCACHE_WAY_SIZE > PAGE_SIZE) && XCHAL_DCACHE_IS_WRITEBACK
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Any time the kernel writes to a user page cache page, or it is about to
|
|
|
|
* read from a page cache page this routine is called.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
void flush_dcache_page(struct page *page)
|
|
|
|
{
|
|
|
|
struct address_space *mapping = page_mapping(page);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If we have a mapping but the page is not mapped to user-space
|
|
|
|
* yet, we simply mark this page dirty and defer flushing the
|
|
|
|
* caches until update_mmu().
|
|
|
|
*/
|
|
|
|
|
|
|
|
if (mapping && !mapping_mapped(mapping)) {
|
|
|
|
if (!test_bit(PG_arch_1, &page->flags))
|
|
|
|
set_bit(PG_arch_1, &page->flags);
|
|
|
|
return;
|
|
|
|
|
|
|
|
} else {
|
|
|
|
|
|
|
|
unsigned long phys = page_to_phys(page);
|
|
|
|
unsigned long temp = page->index << PAGE_SHIFT;
|
|
|
|
unsigned long alias = !(DCACHE_ALIAS_EQ(temp, phys));
|
|
|
|
unsigned long virt;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Flush the page in kernel space and user space.
|
|
|
|
* Note that we can omit that step if aliasing is not
|
|
|
|
* an issue, but we do have to synchronize I$ and D$
|
|
|
|
* if we have a mapping.
|
|
|
|
*/
|
|
|
|
|
|
|
|
if (!alias && !mapping)
|
|
|
|
return;
|
|
|
|
|
|
|
|
__flush_invalidate_dcache_page((long)page_address(page));
|
|
|
|
|
|
|
|
virt = TLBTEMP_BASE_1 + (temp & DCACHE_ALIAS_MASK);
|
|
|
|
|
|
|
|
if (alias)
|
|
|
|
__flush_invalidate_dcache_page_alias(virt, phys);
|
|
|
|
|
|
|
|
if (mapping)
|
|
|
|
__invalidate_icache_page_alias(virt, phys);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* There shouldn't be an entry in the cache for this page anymore. */
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* For now, flush the whole cache. FIXME??
|
|
|
|
*/
|
|
|
|
|
2013-10-16 22:42:26 +00:00
|
|
|
void local_flush_cache_range(struct vm_area_struct *vma,
|
2007-08-22 17:14:51 +00:00
|
|
|
unsigned long start, unsigned long end)
|
|
|
|
{
|
|
|
|
__flush_invalidate_dcache_all();
|
|
|
|
__invalidate_icache_all();
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Remove any entry in the cache for this page.
|
|
|
|
*
|
|
|
|
* Note that this function is only called for user pages, so use the
|
|
|
|
* alias versions of the cache flush functions.
|
|
|
|
*/
|
|
|
|
|
2013-10-16 22:42:26 +00:00
|
|
|
void local_flush_cache_page(struct vm_area_struct *vma, unsigned long address,
|
2012-11-29 00:53:51 +00:00
|
|
|
unsigned long pfn)
|
2007-08-22 17:14:51 +00:00
|
|
|
{
|
|
|
|
/* Note that we have to use the 'alias' address to avoid multi-hit */
|
|
|
|
|
|
|
|
unsigned long phys = page_to_phys(pfn_to_page(pfn));
|
|
|
|
unsigned long virt = TLBTEMP_BASE_1 + (address & DCACHE_ALIAS_MASK);
|
|
|
|
|
|
|
|
__flush_invalidate_dcache_page_alias(virt, phys);
|
|
|
|
__invalidate_icache_page_alias(virt, phys);
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
void
|
MM: Pass a PTE pointer to update_mmu_cache() rather than the PTE itself
On VIVT ARM, when we have multiple shared mappings of the same file
in the same MM, we need to ensure that we have coherency across all
copies. We do this via make_coherent() by making the pages
uncacheable.
This used to work fine, until we allowed highmem with highpte - we
now have a page table which is mapped as required, and is not available
for modification via update_mmu_cache().
Ralf Beache suggested getting rid of the PTE value passed to
update_mmu_cache():
On MIPS update_mmu_cache() calls __update_tlb() which walks pagetables
to construct a pointer to the pte again. Passing a pte_t * is much
more elegant. Maybe we might even replace the pte argument with the
pte_t?
Ben Herrenschmidt would also like the pte pointer for PowerPC:
Passing the ptep in there is exactly what I want. I want that
-instead- of the PTE value, because I have issue on some ppc cases,
for I$/D$ coherency, where set_pte_at() may decide to mask out the
_PAGE_EXEC.
So, pass in the mapped page table pointer into update_mmu_cache(), and
remove the PTE value, updating all implementations and call sites to
suit.
Includes a fix from Stephen Rothwell:
sparc: fix fallout from update_mmu_cache API change
Signed-off-by: Stephen Rothwell <sfr@canb.auug.org.au>
Acked-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2009-12-18 16:40:18 +00:00
|
|
|
update_mmu_cache(struct vm_area_struct * vma, unsigned long addr, pte_t *ptep)
|
2007-08-22 17:14:51 +00:00
|
|
|
{
|
MM: Pass a PTE pointer to update_mmu_cache() rather than the PTE itself
On VIVT ARM, when we have multiple shared mappings of the same file
in the same MM, we need to ensure that we have coherency across all
copies. We do this via make_coherent() by making the pages
uncacheable.
This used to work fine, until we allowed highmem with highpte - we
now have a page table which is mapped as required, and is not available
for modification via update_mmu_cache().
Ralf Beache suggested getting rid of the PTE value passed to
update_mmu_cache():
On MIPS update_mmu_cache() calls __update_tlb() which walks pagetables
to construct a pointer to the pte again. Passing a pte_t * is much
more elegant. Maybe we might even replace the pte argument with the
pte_t?
Ben Herrenschmidt would also like the pte pointer for PowerPC:
Passing the ptep in there is exactly what I want. I want that
-instead- of the PTE value, because I have issue on some ppc cases,
for I$/D$ coherency, where set_pte_at() may decide to mask out the
_PAGE_EXEC.
So, pass in the mapped page table pointer into update_mmu_cache(), and
remove the PTE value, updating all implementations and call sites to
suit.
Includes a fix from Stephen Rothwell:
sparc: fix fallout from update_mmu_cache API change
Signed-off-by: Stephen Rothwell <sfr@canb.auug.org.au>
Acked-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2009-12-18 16:40:18 +00:00
|
|
|
unsigned long pfn = pte_pfn(*ptep);
|
2007-08-22 17:14:51 +00:00
|
|
|
struct page *page;
|
|
|
|
|
|
|
|
if (!pfn_valid(pfn))
|
|
|
|
return;
|
|
|
|
|
|
|
|
page = pfn_to_page(pfn);
|
|
|
|
|
|
|
|
/* Invalidate old entry in TLBs */
|
|
|
|
|
2013-10-16 22:42:26 +00:00
|
|
|
flush_tlb_page(vma, addr);
|
2007-08-22 17:14:51 +00:00
|
|
|
|
|
|
|
#if (DCACHE_WAY_SIZE > PAGE_SIZE) && XCHAL_DCACHE_IS_WRITEBACK
|
|
|
|
|
|
|
|
if (!PageReserved(page) && test_bit(PG_arch_1, &page->flags)) {
|
|
|
|
|
|
|
|
unsigned long paddr = (unsigned long) page_address(page);
|
|
|
|
unsigned long phys = page_to_phys(page);
|
2012-11-29 00:53:51 +00:00
|
|
|
unsigned long tmp = TLBTEMP_BASE_1 + (addr & DCACHE_ALIAS_MASK);
|
2007-08-22 17:14:51 +00:00
|
|
|
|
|
|
|
__flush_invalidate_dcache_page(paddr);
|
|
|
|
|
2012-11-29 00:53:51 +00:00
|
|
|
__flush_invalidate_dcache_page_alias(tmp, phys);
|
|
|
|
__invalidate_icache_page_alias(tmp, phys);
|
2007-08-22 17:14:51 +00:00
|
|
|
|
|
|
|
clear_bit(PG_arch_1, &page->flags);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
if (!PageReserved(page) && !test_bit(PG_arch_1, &page->flags)
|
|
|
|
&& (vma->vm_flags & VM_EXEC) != 0) {
|
2007-09-06 08:38:18 +00:00
|
|
|
unsigned long paddr = (unsigned long) page_address(page);
|
|
|
|
__flush_dcache_page(paddr);
|
|
|
|
__invalidate_icache_page(paddr);
|
2007-08-22 17:14:51 +00:00
|
|
|
set_bit(PG_arch_1, &page->flags);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* access_process_vm() has called get_user_pages(), which has done a
|
|
|
|
* flush_dcache_page() on the page.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#if (DCACHE_WAY_SIZE > PAGE_SIZE) && XCHAL_DCACHE_IS_WRITEBACK
|
|
|
|
|
2012-11-29 00:53:51 +00:00
|
|
|
void copy_to_user_page(struct vm_area_struct *vma, struct page *page,
|
2007-08-22 17:14:51 +00:00
|
|
|
unsigned long vaddr, void *dst, const void *src,
|
|
|
|
unsigned long len)
|
|
|
|
{
|
|
|
|
unsigned long phys = page_to_phys(page);
|
|
|
|
unsigned long alias = !(DCACHE_ALIAS_EQ(vaddr, phys));
|
|
|
|
|
|
|
|
/* Flush and invalidate user page if aliased. */
|
|
|
|
|
|
|
|
if (alias) {
|
2012-11-29 00:53:51 +00:00
|
|
|
unsigned long t = TLBTEMP_BASE_1 + (vaddr & DCACHE_ALIAS_MASK);
|
|
|
|
__flush_invalidate_dcache_page_alias(t, phys);
|
2007-08-22 17:14:51 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Copy data */
|
|
|
|
|
|
|
|
memcpy(dst, src, len);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Flush and invalidate kernel page if aliased and synchronize
|
|
|
|
* data and instruction caches for executable pages.
|
|
|
|
*/
|
|
|
|
|
|
|
|
if (alias) {
|
2012-11-29 00:53:51 +00:00
|
|
|
unsigned long t = TLBTEMP_BASE_1 + (vaddr & DCACHE_ALIAS_MASK);
|
2007-08-22 17:14:51 +00:00
|
|
|
|
|
|
|
__flush_invalidate_dcache_range((unsigned long) dst, len);
|
2012-11-29 00:53:51 +00:00
|
|
|
if ((vma->vm_flags & VM_EXEC) != 0)
|
|
|
|
__invalidate_icache_page_alias(t, phys);
|
2007-08-22 17:14:51 +00:00
|
|
|
|
|
|
|
} else if ((vma->vm_flags & VM_EXEC) != 0) {
|
|
|
|
__flush_dcache_range((unsigned long)dst,len);
|
|
|
|
__invalidate_icache_range((unsigned long) dst, len);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
extern void copy_from_user_page(struct vm_area_struct *vma, struct page *page,
|
|
|
|
unsigned long vaddr, void *dst, const void *src,
|
|
|
|
unsigned long len)
|
|
|
|
{
|
|
|
|
unsigned long phys = page_to_phys(page);
|
|
|
|
unsigned long alias = !(DCACHE_ALIAS_EQ(vaddr, phys));
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Flush user page if aliased.
|
|
|
|
* (Note: a simply flush would be sufficient)
|
|
|
|
*/
|
|
|
|
|
|
|
|
if (alias) {
|
2012-11-29 00:53:51 +00:00
|
|
|
unsigned long t = TLBTEMP_BASE_1 + (vaddr & DCACHE_ALIAS_MASK);
|
|
|
|
__flush_invalidate_dcache_page_alias(t, phys);
|
2007-08-22 17:14:51 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
memcpy(dst, src, len);
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|