2013-03-10 15:09:06 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2013 Maxime Ripard
|
|
|
|
*
|
|
|
|
* Maxime Ripard <maxime.ripard@free-electrons.com>
|
|
|
|
*
|
2014-09-02 17:25:26 +00:00
|
|
|
* This file is dual-licensed: you can use it either under the terms
|
|
|
|
* of the GPL or the X11 license, at your option. Note that this dual
|
|
|
|
* licensing only applies to this file, and not this project as a
|
|
|
|
* whole.
|
2013-03-10 15:09:06 +00:00
|
|
|
*
|
2014-10-17 09:38:23 +00:00
|
|
|
* a) This file is free software; you can redistribute it and/or
|
2014-09-02 17:25:26 +00:00
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of the
|
|
|
|
* License, or (at your option) any later version.
|
|
|
|
*
|
2014-10-17 09:38:23 +00:00
|
|
|
* This file is distributed in the hope that it will be useful,
|
2014-09-02 17:25:26 +00:00
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* Or, alternatively,
|
|
|
|
*
|
|
|
|
* b) Permission is hereby granted, free of charge, to any person
|
|
|
|
* obtaining a copy of this software and associated documentation
|
|
|
|
* files (the "Software"), to deal in the Software without
|
|
|
|
* restriction, including without limitation the rights to use,
|
|
|
|
* copy, modify, merge, publish, distribute, sublicense, and/or
|
|
|
|
* sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following
|
|
|
|
* conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be
|
|
|
|
* included in all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
|
|
|
|
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
|
|
|
* OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
|
|
|
|
* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
|
|
|
|
* HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
|
|
|
|
* WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
2013-03-10 15:09:06 +00:00
|
|
|
*/
|
|
|
|
|
2014-12-16 21:59:54 +00:00
|
|
|
#include "skeleton.dtsi"
|
2013-03-10 15:09:06 +00:00
|
|
|
|
2014-12-16 21:59:58 +00:00
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
2015-03-25 21:04:49 +00:00
|
|
|
#include <dt-bindings/thermal/thermal.h>
|
2014-12-16 21:59:58 +00:00
|
|
|
|
2016-08-25 06:22:00 +00:00
|
|
|
#include <dt-bindings/clock/sun6i-a31-ccu.h>
|
2014-12-16 21:59:57 +00:00
|
|
|
#include <dt-bindings/pinctrl/sun4i-a10.h>
|
2016-08-25 06:22:00 +00:00
|
|
|
#include <dt-bindings/reset/sun6i-a31-ccu.h>
|
2013-03-10 15:09:06 +00:00
|
|
|
|
|
|
|
/ {
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
|
2014-01-02 21:05:04 +00:00
|
|
|
aliases {
|
2014-07-15 17:15:46 +00:00
|
|
|
ethernet0 = &gmac;
|
2014-01-02 21:05:04 +00:00
|
|
|
};
|
|
|
|
|
2014-11-14 15:34:36 +00:00
|
|
|
chosen {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2015-10-23 03:50:40 +00:00
|
|
|
simplefb_hdmi: framebuffer@0 {
|
2015-05-03 09:53:07 +00:00
|
|
|
compatible = "allwinner,simple-framebuffer",
|
|
|
|
"simple-framebuffer";
|
2014-11-18 11:07:13 +00:00
|
|
|
allwinner,pipeline = "de_be0-lcd0-hdmi";
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_AHB1_LCD0>,
|
|
|
|
<&ccu CLK_AHB1_HDMI>, <&ccu CLK_DRAM_BE0>,
|
|
|
|
<&ccu CLK_IEP_DRC0>, <&ccu CLK_BE0>,
|
|
|
|
<&ccu CLK_LCD0_CH1>, <&ccu CLK_HDMI>;
|
2014-11-14 15:34:36 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2015-01-19 13:05:12 +00:00
|
|
|
|
2015-10-23 03:50:40 +00:00
|
|
|
simplefb_lcd: framebuffer@1 {
|
2015-01-19 13:05:12 +00:00
|
|
|
compatible = "allwinner,simple-framebuffer",
|
|
|
|
"simple-framebuffer";
|
|
|
|
allwinner,pipeline = "de_be0-lcd0";
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_AHB1_LCD0>,
|
|
|
|
<&ccu CLK_DRAM_BE0>, <&ccu CLK_IEP_DRC0>,
|
|
|
|
<&ccu CLK_BE0>, <&ccu CLK_LCD0_CH0>;
|
2015-01-19 13:05:12 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2014-11-14 15:34:36 +00:00
|
|
|
};
|
2014-01-02 21:05:04 +00:00
|
|
|
|
2015-01-11 19:33:44 +00:00
|
|
|
timer {
|
|
|
|
compatible = "arm,armv7-timer";
|
|
|
|
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
|
|
|
|
clock-frequency = <24000000>;
|
|
|
|
arm,cpu-registers-not-fw-configured;
|
2014-11-14 15:34:36 +00:00
|
|
|
};
|
2014-01-02 21:05:04 +00:00
|
|
|
|
2013-03-10 15:09:06 +00:00
|
|
|
cpus {
|
2014-04-18 19:01:52 +00:00
|
|
|
enable-method = "allwinner,sun6i-a31";
|
2013-03-10 15:09:06 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
2015-03-25 21:04:48 +00:00
|
|
|
cpu0: cpu@0 {
|
2013-03-10 15:09:06 +00:00
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <0>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_CPU>;
|
2015-03-25 21:04:48 +00:00
|
|
|
clock-latency = <244144>; /* 8 32k periods */
|
|
|
|
operating-points = <
|
2015-05-03 09:54:35 +00:00
|
|
|
/* kHz uV */
|
2015-03-25 21:04:48 +00:00
|
|
|
1008000 1200000
|
2015-05-03 09:54:35 +00:00
|
|
|
864000 1200000
|
|
|
|
720000 1100000
|
|
|
|
480000 1000000
|
2015-03-25 21:04:48 +00:00
|
|
|
>;
|
|
|
|
#cooling-cells = <2>;
|
|
|
|
cooling-min-level = <0>;
|
|
|
|
cooling-max-level = <3>;
|
2013-03-10 15:09:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
cpu@1 {
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu@2 {
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu@3 {
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <3>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2015-03-25 21:04:49 +00:00
|
|
|
thermal-zones {
|
|
|
|
cpu_thermal {
|
|
|
|
/* milliseconds */
|
|
|
|
polling-delay-passive = <250>;
|
|
|
|
polling-delay = <1000>;
|
|
|
|
thermal-sensors = <&rtp>;
|
|
|
|
|
|
|
|
cooling-maps {
|
|
|
|
map0 {
|
|
|
|
trip = <&cpu_alert0>;
|
|
|
|
cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
trips {
|
|
|
|
cpu_alert0: cpu_alert0 {
|
|
|
|
/* milliCelsius */
|
|
|
|
temperature = <70000>;
|
|
|
|
hysteresis = <2000>;
|
|
|
|
type = "passive";
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu_crit: cpu_crit {
|
|
|
|
/* milliCelsius */
|
|
|
|
temperature = <100000>;
|
|
|
|
hysteresis = <2000>;
|
|
|
|
type = "critical";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-03-10 15:09:06 +00:00
|
|
|
memory {
|
|
|
|
reg = <0x40000000 0x80000000>;
|
|
|
|
};
|
|
|
|
|
2014-04-17 19:54:41 +00:00
|
|
|
pmu {
|
|
|
|
compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
|
2014-04-17 19:54:41 +00:00
|
|
|
};
|
|
|
|
|
2013-03-10 15:09:06 +00:00
|
|
|
clocks {
|
|
|
|
#address-cells = <1>;
|
2013-07-23 21:54:19 +00:00
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
2013-03-10 15:09:06 +00:00
|
|
|
|
2013-07-23 21:54:19 +00:00
|
|
|
osc24M: osc24M {
|
2013-03-10 15:09:06 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <24000000>;
|
|
|
|
};
|
2013-07-23 21:54:19 +00:00
|
|
|
|
2014-02-03 01:51:43 +00:00
|
|
|
osc32k: clk@0 {
|
2013-07-23 21:54:19 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <32768>;
|
2014-02-03 01:51:43 +00:00
|
|
|
clock-output-names = "osc32k";
|
2013-07-23 21:54:19 +00:00
|
|
|
};
|
|
|
|
|
2014-07-15 17:15:44 +00:00
|
|
|
/*
|
2015-05-03 09:53:07 +00:00
|
|
|
* The following two are dummy clocks, placeholders
|
|
|
|
* used in the gmac_tx clock. The gmac driver will
|
|
|
|
* choose one parent depending on the PHY interface
|
|
|
|
* mode, using clk_set_rate auto-reparenting.
|
|
|
|
*
|
|
|
|
* The actual TX clock rate is not controlled by the
|
|
|
|
* gmac_tx clock.
|
2014-07-15 17:15:44 +00:00
|
|
|
*/
|
|
|
|
mii_phy_tx_clk: clk@1 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <25000000>;
|
|
|
|
clock-output-names = "mii_phy_tx";
|
|
|
|
};
|
|
|
|
|
|
|
|
gmac_int_tx_clk: clk@2 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <125000000>;
|
|
|
|
clock-output-names = "gmac_int_tx";
|
|
|
|
};
|
|
|
|
|
|
|
|
gmac_tx_clk: clk@01c200d0 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun7i-a20-gmac-clk";
|
|
|
|
reg = <0x01c200d0 0x4>;
|
|
|
|
clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
|
|
|
|
clock-output-names = "gmac_tx";
|
|
|
|
};
|
2013-03-10 15:09:06 +00:00
|
|
|
};
|
|
|
|
|
2016-10-20 03:43:42 +00:00
|
|
|
de: display-engine {
|
|
|
|
compatible = "allwinner,sun6i-a31-display-engine";
|
|
|
|
allwinner,pipelines = <&fe0>;
|
|
|
|
};
|
|
|
|
|
2013-03-10 15:09:06 +00:00
|
|
|
soc@01c00000 {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2014-01-30 14:41:23 +00:00
|
|
|
dma: dma-controller@01c02000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-dma";
|
|
|
|
reg = <0x01c02000 0x1000>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_DMA>;
|
|
|
|
resets = <&ccu RST_AHB1_DMA>;
|
2014-01-30 14:41:23 +00:00
|
|
|
#dma-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2016-10-20 03:43:42 +00:00
|
|
|
tcon0: lcd-controller@01c0c000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-tcon";
|
|
|
|
reg = <0x01c0c000 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
resets = <&ccu RST_AHB1_LCD0>;
|
|
|
|
reset-names = "lcd";
|
|
|
|
clocks = <&ccu CLK_AHB1_LCD0>,
|
|
|
|
<&ccu CLK_LCD0_CH0>,
|
|
|
|
<&ccu CLK_LCD0_CH1>;
|
|
|
|
clock-names = "ahb",
|
|
|
|
"tcon-ch0",
|
|
|
|
"tcon-ch1";
|
|
|
|
clock-output-names = "tcon0-pixel-clock";
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
ports {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
tcon0_in: port@0 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0>;
|
|
|
|
|
|
|
|
tcon0_in_drc0: endpoint@0 {
|
|
|
|
reg = <0>;
|
|
|
|
remote-endpoint = <&drc0_out_tcon0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
tcon0_out: port@1 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-05-02 15:57:24 +00:00
|
|
|
mmc0: mmc@01c0f000 {
|
2016-07-30 14:25:48 +00:00
|
|
|
compatible = "allwinner,sun7i-a20-mmc";
|
2014-05-02 15:57:24 +00:00
|
|
|
reg = <0x01c0f000 0x1000>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_MMC0>,
|
|
|
|
<&ccu CLK_MMC0>,
|
|
|
|
<&ccu CLK_MMC0_OUTPUT>,
|
|
|
|
<&ccu CLK_MMC0_SAMPLE>;
|
2014-07-11 17:39:06 +00:00
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2016-08-25 06:22:00 +00:00
|
|
|
resets = <&ccu RST_AHB1_MMC0>;
|
2014-05-02 15:57:24 +00:00
|
|
|
reset-names = "ahb";
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-02 15:57:24 +00:00
|
|
|
status = "disabled";
|
2015-03-10 15:27:09 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-02 15:57:24 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
mmc1: mmc@01c10000 {
|
2016-07-30 14:25:48 +00:00
|
|
|
compatible = "allwinner,sun7i-a20-mmc";
|
2014-05-02 15:57:24 +00:00
|
|
|
reg = <0x01c10000 0x1000>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_MMC1>,
|
|
|
|
<&ccu CLK_MMC1>,
|
|
|
|
<&ccu CLK_MMC1_OUTPUT>,
|
|
|
|
<&ccu CLK_MMC1_SAMPLE>;
|
2014-07-11 17:39:06 +00:00
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2016-08-25 06:22:00 +00:00
|
|
|
resets = <&ccu RST_AHB1_MMC1>;
|
2014-05-02 15:57:24 +00:00
|
|
|
reset-names = "ahb";
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-02 15:57:24 +00:00
|
|
|
status = "disabled";
|
2015-03-10 15:27:09 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-02 15:57:24 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
mmc2: mmc@01c11000 {
|
2016-07-30 14:25:48 +00:00
|
|
|
compatible = "allwinner,sun7i-a20-mmc";
|
2014-05-02 15:57:24 +00:00
|
|
|
reg = <0x01c11000 0x1000>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_MMC2>,
|
|
|
|
<&ccu CLK_MMC2>,
|
|
|
|
<&ccu CLK_MMC2_OUTPUT>,
|
|
|
|
<&ccu CLK_MMC2_SAMPLE>;
|
2014-07-11 17:39:06 +00:00
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2016-08-25 06:22:00 +00:00
|
|
|
resets = <&ccu RST_AHB1_MMC2>;
|
2014-05-02 15:57:24 +00:00
|
|
|
reset-names = "ahb";
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-02 15:57:24 +00:00
|
|
|
status = "disabled";
|
2015-03-10 15:27:09 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-02 15:57:24 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
mmc3: mmc@01c12000 {
|
2016-07-30 14:25:48 +00:00
|
|
|
compatible = "allwinner,sun7i-a20-mmc";
|
2014-05-02 15:57:24 +00:00
|
|
|
reg = <0x01c12000 0x1000>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_MMC3>,
|
|
|
|
<&ccu CLK_MMC3>,
|
|
|
|
<&ccu CLK_MMC3_OUTPUT>,
|
|
|
|
<&ccu CLK_MMC3_SAMPLE>;
|
2014-07-11 17:39:06 +00:00
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2016-08-25 06:22:00 +00:00
|
|
|
resets = <&ccu RST_AHB1_MMC3>;
|
2014-05-02 15:57:24 +00:00
|
|
|
reset-names = "ahb";
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-02 15:57:24 +00:00
|
|
|
status = "disabled";
|
2015-03-10 15:27:09 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-02 15:57:24 +00:00
|
|
|
};
|
|
|
|
|
2015-06-01 11:29:49 +00:00
|
|
|
usb_otg: usb@01c19000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-musb";
|
|
|
|
reg = <0x01c19000 0x0400>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_OTG>;
|
|
|
|
resets = <&ccu RST_AHB1_OTG>;
|
2015-06-01 11:29:49 +00:00
|
|
|
interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
interrupt-names = "mc";
|
|
|
|
phys = <&usbphy 0>;
|
|
|
|
phy-names = "usb";
|
|
|
|
extcon = <&usbphy 0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-05-13 15:44:21 +00:00
|
|
|
usbphy: phy@01c19400 {
|
|
|
|
compatible = "allwinner,sun6i-a31-usb-phy";
|
|
|
|
reg = <0x01c19400 0x10>,
|
|
|
|
<0x01c1a800 0x4>,
|
|
|
|
<0x01c1b800 0x4>;
|
|
|
|
reg-names = "phy_ctrl",
|
|
|
|
"pmu1",
|
|
|
|
"pmu2";
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_USB_PHY0>,
|
|
|
|
<&ccu CLK_USB_PHY1>,
|
|
|
|
<&ccu CLK_USB_PHY2>;
|
2014-05-13 15:44:21 +00:00
|
|
|
clock-names = "usb0_phy",
|
|
|
|
"usb1_phy",
|
|
|
|
"usb2_phy";
|
2016-08-25 06:22:00 +00:00
|
|
|
resets = <&ccu RST_USB_PHY0>,
|
|
|
|
<&ccu RST_USB_PHY1>,
|
|
|
|
<&ccu RST_USB_PHY2>;
|
2014-05-13 15:44:21 +00:00
|
|
|
reset-names = "usb0_reset",
|
|
|
|
"usb1_reset",
|
|
|
|
"usb2_reset";
|
|
|
|
status = "disabled";
|
|
|
|
#phy-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ehci0: usb@01c1a000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
|
|
|
|
reg = <0x01c1a000 0x100>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_EHCI0>;
|
|
|
|
resets = <&ccu RST_AHB1_EHCI0>;
|
2014-05-13 15:44:21 +00:00
|
|
|
phys = <&usbphy 1>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ohci0: usb@01c1a400 {
|
|
|
|
compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
|
|
|
|
reg = <0x01c1a400 0x100>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_OHCI0>, <&ccu CLK_USB_OHCI0>;
|
|
|
|
resets = <&ccu RST_AHB1_OHCI0>;
|
2014-05-13 15:44:21 +00:00
|
|
|
phys = <&usbphy 1>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ehci1: usb@01c1b000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
|
|
|
|
reg = <0x01c1b000 0x100>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_EHCI1>;
|
|
|
|
resets = <&ccu RST_AHB1_EHCI1>;
|
2014-05-13 15:44:21 +00:00
|
|
|
phys = <&usbphy 2>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ohci1: usb@01c1b400 {
|
|
|
|
compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
|
|
|
|
reg = <0x01c1b400 0x100>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_OHCI1>, <&ccu CLK_USB_OHCI1>;
|
|
|
|
resets = <&ccu RST_AHB1_OHCI1>;
|
2014-05-13 15:44:21 +00:00
|
|
|
phys = <&usbphy 2>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-05-20 11:59:58 +00:00
|
|
|
ohci2: usb@01c1c400 {
|
2014-05-13 15:44:21 +00:00
|
|
|
compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
|
|
|
|
reg = <0x01c1c400 0x100>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_OHCI2>, <&ccu CLK_USB_OHCI2>;
|
|
|
|
resets = <&ccu RST_AHB1_OHCI2>;
|
2014-05-13 15:44:21 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2016-08-25 06:22:00 +00:00
|
|
|
ccu: clock@01c20000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-ccu";
|
|
|
|
reg = <0x01c20000 0x400>;
|
|
|
|
clocks = <&osc24M>, <&osc32k>;
|
|
|
|
clock-names = "hosc", "losc";
|
|
|
|
#clock-cells = <1>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2013-03-12 21:16:05 +00:00
|
|
|
pio: pinctrl@01c20800 {
|
|
|
|
compatible = "allwinner,sun6i-a31-pinctrl";
|
|
|
|
reg = <0x01c20800 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_APB1_PIO>;
|
2013-03-12 21:16:05 +00:00
|
|
|
gpio-controller;
|
|
|
|
interrupt-controller;
|
2015-06-17 09:44:24 +00:00
|
|
|
#interrupt-cells = <3>;
|
2013-03-12 21:16:05 +00:00
|
|
|
#gpio-cells = <3>;
|
2013-06-22 21:56:40 +00:00
|
|
|
|
2016-10-06 16:06:26 +00:00
|
|
|
gmac_pins_gmii_a: gmac_gmii@0 {
|
|
|
|
allwinner,pins = "PA0", "PA1", "PA2", "PA3",
|
|
|
|
"PA4", "PA5", "PA6", "PA7",
|
|
|
|
"PA8", "PA9", "PA10", "PA11",
|
|
|
|
"PA12", "PA13", "PA14", "PA15",
|
|
|
|
"PA16", "PA17", "PA18", "PA19",
|
|
|
|
"PA20", "PA21", "PA22", "PA23",
|
|
|
|
"PA24", "PA25", "PA26", "PA27";
|
|
|
|
allwinner,function = "gmac";
|
|
|
|
/*
|
|
|
|
* data lines in GMII mode run at 125MHz and
|
|
|
|
* might need a higher signal drive strength
|
|
|
|
*/
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_30_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gmac_pins_mii_a: gmac_mii@0 {
|
|
|
|
allwinner,pins = "PA0", "PA1", "PA2", "PA3",
|
|
|
|
"PA8", "PA9", "PA11",
|
|
|
|
"PA12", "PA13", "PA14", "PA19",
|
|
|
|
"PA20", "PA21", "PA22", "PA23",
|
|
|
|
"PA24", "PA26", "PA27";
|
|
|
|
allwinner,function = "gmac";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2013-06-22 21:56:40 +00:00
|
|
|
};
|
2014-03-04 16:28:40 +00:00
|
|
|
|
2016-10-06 16:06:26 +00:00
|
|
|
gmac_pins_rgmii_a: gmac_rgmii@0 {
|
|
|
|
allwinner,pins = "PA0", "PA1", "PA2", "PA3",
|
|
|
|
"PA9", "PA10", "PA11",
|
|
|
|
"PA12", "PA13", "PA14", "PA19",
|
|
|
|
"PA20", "PA25", "PA26", "PA27";
|
|
|
|
allwinner,function = "gmac";
|
|
|
|
/*
|
|
|
|
* data lines in RGMII mode use DDR mode
|
|
|
|
* and need a higher signal drive strength
|
|
|
|
*/
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_40_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
2014-03-04 16:28:40 +00:00
|
|
|
i2c0_pins_a: i2c0@0 {
|
|
|
|
allwinner,pins = "PH14", "PH15";
|
|
|
|
allwinner,function = "i2c0";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-03-04 16:28:40 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c1_pins_a: i2c1@0 {
|
|
|
|
allwinner,pins = "PH16", "PH17";
|
|
|
|
allwinner,function = "i2c1";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-03-04 16:28:40 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c2_pins_a: i2c2@0 {
|
|
|
|
allwinner,pins = "PH18", "PH19";
|
|
|
|
allwinner,function = "i2c2";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-03-04 16:28:40 +00:00
|
|
|
};
|
2014-04-26 10:16:16 +00:00
|
|
|
|
2016-10-20 03:43:43 +00:00
|
|
|
lcd0_rgb888_pins: lcd0_rgb888 {
|
|
|
|
allwinner,pins = "PD0", "PD1", "PD2", "PD3",
|
|
|
|
"PD4", "PD5", "PD6", "PD7",
|
|
|
|
"PD8", "PD9", "PD10", "PD11",
|
|
|
|
"PD12", "PD13", "PD14", "PD15",
|
|
|
|
"PD16", "PD17", "PD18", "PD19",
|
|
|
|
"PD20", "PD21", "PD22", "PD23",
|
|
|
|
"PD24", "PD25", "PD26", "PD27";
|
|
|
|
allwinner,function = "lcd0";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
2014-04-26 10:16:16 +00:00
|
|
|
mmc0_pins_a: mmc0@0 {
|
2015-05-03 09:53:07 +00:00
|
|
|
allwinner,pins = "PF0", "PF1", "PF2",
|
|
|
|
"PF3", "PF4", "PF5";
|
2014-04-26 10:16:16 +00:00
|
|
|
allwinner,function = "mmc0";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_30_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-04-26 10:16:16 +00:00
|
|
|
};
|
2014-07-15 17:15:43 +00:00
|
|
|
|
2015-03-10 11:59:22 +00:00
|
|
|
mmc1_pins_a: mmc1@0 {
|
|
|
|
allwinner,pins = "PG0", "PG1", "PG2", "PG3",
|
|
|
|
"PG4", "PG5";
|
|
|
|
allwinner,function = "mmc1";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_30_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
2015-10-15 14:28:46 +00:00
|
|
|
mmc2_pins_a: mmc2@0 {
|
|
|
|
allwinner,pins = "PC6", "PC7", "PC8", "PC9",
|
|
|
|
"PC10", "PC11";
|
|
|
|
allwinner,function = "mmc2";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_30_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc2_8bit_emmc_pins: mmc2@1 {
|
2015-08-28 09:54:37 +00:00
|
|
|
allwinner,pins = "PC6", "PC7", "PC8", "PC9",
|
|
|
|
"PC10", "PC11", "PC12",
|
|
|
|
"PC13", "PC14", "PC15",
|
|
|
|
"PC24";
|
|
|
|
allwinner,function = "mmc2";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_30_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
2016-01-21 05:26:35 +00:00
|
|
|
mmc3_8bit_emmc_pins: mmc3@1 {
|
|
|
|
allwinner,pins = "PC6", "PC7", "PC8", "PC9",
|
|
|
|
"PC10", "PC11", "PC12",
|
|
|
|
"PC13", "PC14", "PC15",
|
|
|
|
"PC24";
|
|
|
|
allwinner,function = "mmc3";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_40_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
2016-10-06 16:06:26 +00:00
|
|
|
uart0_pins_a: uart0@0 {
|
|
|
|
allwinner,pins = "PH20", "PH21";
|
|
|
|
allwinner,function = "uart0";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-07-15 17:15:43 +00:00
|
|
|
};
|
2013-03-12 21:16:05 +00:00
|
|
|
};
|
|
|
|
|
2013-03-10 15:09:06 +00:00
|
|
|
timer@01c20c00 {
|
2014-02-06 09:40:32 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-timer";
|
2013-03-10 15:09:06 +00:00
|
|
|
reg = <0x01c20c00 0xa0>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-23 21:54:19 +00:00
|
|
|
clocks = <&osc24M>;
|
2013-03-10 15:09:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
wdt1: watchdog@01c20ca0 {
|
2014-02-07 21:29:26 +00:00
|
|
|
compatible = "allwinner,sun6i-a31-wdt";
|
2013-03-10 15:09:06 +00:00
|
|
|
reg = <0x01c20ca0 0x20>;
|
|
|
|
};
|
2015-08-28 09:54:34 +00:00
|
|
|
|
|
|
|
lradc: lradc@01c22800 {
|
|
|
|
compatible = "allwinner,sun4i-a10-lradc-keys";
|
|
|
|
reg = <0x01c22800 0x100>;
|
|
|
|
interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2013-03-10 15:09:06 +00:00
|
|
|
|
2015-01-24 14:33:48 +00:00
|
|
|
rtp: rtp@01c25000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-ts";
|
|
|
|
reg = <0x01c25000 0x100>;
|
|
|
|
interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
#thermal-sensor-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2013-03-10 15:09:06 +00:00
|
|
|
uart0: serial@01c28000 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28000 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
|
2013-03-10 15:09:06 +00:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_APB2_UART0>;
|
|
|
|
resets = <&ccu RST_APB2_UART0>;
|
2014-01-30 14:41:23 +00:00
|
|
|
dmas = <&dma 6>, <&dma 6>;
|
|
|
|
dma-names = "rx", "tx";
|
2013-03-10 15:09:06 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart1: serial@01c28400 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28400 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
|
2013-03-10 15:09:06 +00:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_APB2_UART1>;
|
|
|
|
resets = <&ccu RST_APB2_UART1>;
|
2014-01-30 14:41:23 +00:00
|
|
|
dmas = <&dma 7>, <&dma 7>;
|
|
|
|
dma-names = "rx", "tx";
|
2013-03-10 15:09:06 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart2: serial@01c28800 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28800 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
|
2013-03-10 15:09:06 +00:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_APB2_UART2>;
|
|
|
|
resets = <&ccu RST_APB2_UART2>;
|
2014-01-30 14:41:23 +00:00
|
|
|
dmas = <&dma 8>, <&dma 8>;
|
|
|
|
dma-names = "rx", "tx";
|
2013-03-10 15:09:06 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart3: serial@01c28c00 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28c00 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
|
2013-03-10 15:09:06 +00:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_APB2_UART3>;
|
|
|
|
resets = <&ccu RST_APB2_UART3>;
|
2014-01-30 14:41:23 +00:00
|
|
|
dmas = <&dma 9>, <&dma 9>;
|
|
|
|
dma-names = "rx", "tx";
|
2013-03-10 15:09:06 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart4: serial@01c29000 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c29000 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
|
2013-03-10 15:09:06 +00:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_APB2_UART4>;
|
|
|
|
resets = <&ccu RST_APB2_UART4>;
|
2014-01-30 14:41:23 +00:00
|
|
|
dmas = <&dma 10>, <&dma 10>;
|
|
|
|
dma-names = "rx", "tx";
|
2013-03-10 15:09:06 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart5: serial@01c29400 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c29400 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
|
2013-03-10 15:09:06 +00:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_APB2_UART5>;
|
|
|
|
resets = <&ccu RST_APB2_UART5>;
|
2014-01-30 14:41:23 +00:00
|
|
|
dmas = <&dma 22>, <&dma 22>;
|
|
|
|
dma-names = "rx", "tx";
|
2013-03-10 15:09:06 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-03-04 16:28:39 +00:00
|
|
|
i2c0: i2c@01c2ac00 {
|
|
|
|
compatible = "allwinner,sun6i-a31-i2c";
|
|
|
|
reg = <0x01c2ac00 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_APB2_I2C0>;
|
|
|
|
resets = <&ccu RST_APB2_I2C0>;
|
2014-03-04 16:28:39 +00:00
|
|
|
status = "disabled";
|
2014-07-21 14:54:27 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-03-04 16:28:39 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c1: i2c@01c2b000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-i2c";
|
|
|
|
reg = <0x01c2b000 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_APB2_I2C1>;
|
|
|
|
resets = <&ccu RST_APB2_I2C1>;
|
2014-03-04 16:28:39 +00:00
|
|
|
status = "disabled";
|
2014-07-21 14:54:27 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-03-04 16:28:39 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c2: i2c@01c2b400 {
|
|
|
|
compatible = "allwinner,sun6i-a31-i2c";
|
|
|
|
reg = <0x01c2b400 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_APB2_I2C2>;
|
|
|
|
resets = <&ccu RST_APB2_I2C2>;
|
2014-03-04 16:28:39 +00:00
|
|
|
status = "disabled";
|
2014-07-21 14:54:27 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-03-04 16:28:39 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c3: i2c@01c2b800 {
|
|
|
|
compatible = "allwinner,sun6i-a31-i2c";
|
|
|
|
reg = <0x01c2b800 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_APB2_I2C3>;
|
|
|
|
resets = <&ccu RST_APB2_I2C3>;
|
2014-03-04 16:28:39 +00:00
|
|
|
status = "disabled";
|
2014-07-21 14:54:27 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-03-04 16:28:39 +00:00
|
|
|
};
|
|
|
|
|
2014-07-15 17:15:45 +00:00
|
|
|
gmac: ethernet@01c30000 {
|
|
|
|
compatible = "allwinner,sun7i-a20-gmac";
|
|
|
|
reg = <0x01c30000 0x1054>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
|
2014-07-15 17:15:45 +00:00
|
|
|
interrupt-names = "macirq";
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_EMAC>, <&gmac_tx_clk>;
|
2014-07-15 17:15:45 +00:00
|
|
|
clock-names = "stmmaceth", "allwinner_gmac_tx";
|
2016-08-25 06:22:00 +00:00
|
|
|
resets = <&ccu RST_AHB1_EMAC>;
|
2014-07-15 17:15:45 +00:00
|
|
|
reset-names = "stmmaceth";
|
|
|
|
snps,pbl = <2>;
|
|
|
|
snps,fixed-burst;
|
|
|
|
snps,force_sf_dma_mode;
|
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2015-08-11 05:32:57 +00:00
|
|
|
crypto: crypto-engine@01c15000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-crypto";
|
|
|
|
reg = <0x01c15000 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_SS>, <&ccu CLK_SS>;
|
2015-08-11 05:32:57 +00:00
|
|
|
clock-names = "ahb", "mod";
|
2016-08-25 06:22:00 +00:00
|
|
|
resets = <&ccu RST_AHB1_SS>;
|
2015-08-11 05:32:57 +00:00
|
|
|
reset-names = "ahb";
|
|
|
|
};
|
|
|
|
|
2016-11-07 10:07:01 +00:00
|
|
|
codec: codec@01c22c00 {
|
|
|
|
#sound-dai-cells = <0>;
|
|
|
|
compatible = "allwinner,sun6i-a31-codec";
|
|
|
|
reg = <0x01c22c00 0x400>;
|
|
|
|
interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&ccu CLK_APB1_CODEC>, <&ccu CLK_CODEC>;
|
|
|
|
clock-names = "apb", "codec";
|
|
|
|
resets = <&ccu RST_APB1_CODEC>;
|
|
|
|
dmas = <&dma 15>, <&dma 15>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-04-17 09:06:46 +00:00
|
|
|
timer@01c60000 {
|
2015-05-03 09:53:07 +00:00
|
|
|
compatible = "allwinner,sun6i-a31-hstimer",
|
|
|
|
"allwinner,sun7i-a20-hstimer";
|
2014-04-17 09:06:46 +00:00
|
|
|
reg = <0x01c60000 0x1000>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_HSTIMER>;
|
|
|
|
resets = <&ccu RST_AHB1_HSTIMER>;
|
2014-04-17 09:06:46 +00:00
|
|
|
};
|
|
|
|
|
2014-02-05 13:05:06 +00:00
|
|
|
spi0: spi@01c68000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-spi";
|
|
|
|
reg = <0x01c68000 0x1000>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_SPI0>, <&ccu CLK_SPI0>;
|
2014-02-05 13:05:06 +00:00
|
|
|
clock-names = "ahb", "mod";
|
2014-01-30 14:41:23 +00:00
|
|
|
dmas = <&dma 23>, <&dma 23>;
|
|
|
|
dma-names = "rx", "tx";
|
2016-08-25 06:22:00 +00:00
|
|
|
resets = <&ccu RST_AHB1_SPI0>;
|
2014-02-05 13:05:06 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
spi1: spi@01c69000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-spi";
|
|
|
|
reg = <0x01c69000 0x1000>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_SPI1>, <&ccu CLK_SPI1>;
|
2014-02-05 13:05:06 +00:00
|
|
|
clock-names = "ahb", "mod";
|
2014-01-30 14:41:23 +00:00
|
|
|
dmas = <&dma 24>, <&dma 24>;
|
|
|
|
dma-names = "rx", "tx";
|
2016-08-25 06:22:00 +00:00
|
|
|
resets = <&ccu RST_AHB1_SPI1>;
|
2014-02-05 13:05:06 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
spi2: spi@01c6a000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-spi";
|
|
|
|
reg = <0x01c6a000 0x1000>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_SPI2>, <&ccu CLK_SPI2>;
|
2014-02-05 13:05:06 +00:00
|
|
|
clock-names = "ahb", "mod";
|
2014-01-30 14:41:23 +00:00
|
|
|
dmas = <&dma 25>, <&dma 25>;
|
|
|
|
dma-names = "rx", "tx";
|
2016-08-25 06:22:00 +00:00
|
|
|
resets = <&ccu RST_AHB1_SPI2>;
|
2014-02-05 13:05:06 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
spi3: spi@01c6b000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-spi";
|
|
|
|
reg = <0x01c6b000 0x1000>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&ccu CLK_AHB1_SPI3>, <&ccu CLK_SPI3>;
|
2014-02-05 13:05:06 +00:00
|
|
|
clock-names = "ahb", "mod";
|
2014-01-30 14:41:23 +00:00
|
|
|
dmas = <&dma 26>, <&dma 26>;
|
|
|
|
dma-names = "rx", "tx";
|
2016-08-25 06:22:00 +00:00
|
|
|
resets = <&ccu RST_AHB1_SPI3>;
|
2014-02-05 13:05:06 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-03-10 15:09:06 +00:00
|
|
|
gic: interrupt-controller@01c81000 {
|
|
|
|
compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
|
|
|
|
reg = <0x01c81000 0x1000>,
|
|
|
|
<0x01c82000 0x1000>,
|
|
|
|
<0x01c84000 0x2000>,
|
|
|
|
<0x01c86000 0x2000>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <3>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
|
2013-03-10 15:09:06 +00:00
|
|
|
};
|
2013-11-03 09:30:12 +00:00
|
|
|
|
2016-10-20 03:43:42 +00:00
|
|
|
fe0: display-frontend@01e00000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-display-frontend";
|
|
|
|
reg = <0x01e00000 0x20000>;
|
|
|
|
interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&ccu CLK_AHB1_FE0>, <&ccu CLK_FE0>,
|
|
|
|
<&ccu CLK_DRAM_FE0>;
|
|
|
|
clock-names = "ahb", "mod",
|
|
|
|
"ram";
|
|
|
|
resets = <&ccu RST_AHB1_FE0>;
|
|
|
|
|
|
|
|
ports {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
fe0_out: port@1 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <1>;
|
|
|
|
|
|
|
|
fe0_out_be0: endpoint@0 {
|
|
|
|
reg = <0>;
|
|
|
|
remote-endpoint = <&be0_in_fe0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
be0: display-backend@01e60000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-display-backend";
|
|
|
|
reg = <0x01e60000 0x10000>;
|
|
|
|
interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_BE0>,
|
|
|
|
<&ccu CLK_DRAM_BE0>;
|
|
|
|
clock-names = "ahb", "mod",
|
|
|
|
"ram";
|
|
|
|
resets = <&ccu RST_AHB1_BE0>;
|
|
|
|
|
|
|
|
assigned-clocks = <&ccu CLK_BE0>;
|
|
|
|
assigned-clock-rates = <300000000>;
|
|
|
|
|
|
|
|
ports {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
be0_in: port@0 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0>;
|
|
|
|
|
|
|
|
be0_in_fe0: endpoint@0 {
|
|
|
|
reg = <0>;
|
|
|
|
remote-endpoint = <&fe0_out_be0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
be0_out: port@1 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <1>;
|
|
|
|
|
|
|
|
be0_out_drc0: endpoint@0 {
|
|
|
|
reg = <0>;
|
|
|
|
remote-endpoint = <&drc0_in_be0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
drc0: drc@01e70000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-drc";
|
|
|
|
reg = <0x01e70000 0x10000>;
|
|
|
|
interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&ccu CLK_AHB1_DRC0>, <&ccu CLK_IEP_DRC0>,
|
|
|
|
<&ccu CLK_DRAM_DRC0>;
|
|
|
|
clock-names = "ahb", "mod",
|
|
|
|
"ram";
|
|
|
|
resets = <&ccu RST_AHB1_DRC0>;
|
|
|
|
|
|
|
|
assigned-clocks = <&ccu CLK_IEP_DRC0>;
|
|
|
|
assigned-clock-rates = <300000000>;
|
|
|
|
|
|
|
|
ports {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
drc0_in: port@0 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <0>;
|
|
|
|
|
|
|
|
drc0_in_be0: endpoint@0 {
|
|
|
|
reg = <0>;
|
|
|
|
remote-endpoint = <&be0_out_drc0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
drc0_out: port@1 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
reg = <1>;
|
|
|
|
|
|
|
|
drc0_out_tcon0: endpoint@0 {
|
|
|
|
reg = <0>;
|
|
|
|
remote-endpoint = <&tcon0_in_drc0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-07-30 12:56:06 +00:00
|
|
|
rtc: rtc@01f00000 {
|
|
|
|
compatible = "allwinner,sun6i-a31-rtc";
|
|
|
|
reg = <0x01f00000 0x54>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
|
2014-07-30 12:56:06 +00:00
|
|
|
};
|
|
|
|
|
2014-04-17 08:29:35 +00:00
|
|
|
nmi_intc: interrupt-controller@01f00c0c {
|
|
|
|
compatible = "allwinner,sun6i-a31-sc-nmi";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0x01f00c0c 0x38>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
|
2014-04-17 08:29:35 +00:00
|
|
|
};
|
|
|
|
|
2014-04-13 11:41:02 +00:00
|
|
|
prcm@01f01400 {
|
|
|
|
compatible = "allwinner,sun6i-a31-prcm";
|
|
|
|
reg = <0x01f01400 0x200>;
|
2014-05-14 12:38:21 +00:00
|
|
|
|
|
|
|
ar100: ar100_clk {
|
|
|
|
compatible = "allwinner,sun6i-a31-ar100-clk";
|
|
|
|
#clock-cells = <0>;
|
2016-08-25 06:22:00 +00:00
|
|
|
clocks = <&osc32k>, <&osc24M>,
|
|
|
|
<&ccu CLK_PLL_PERIPH>,
|
|
|
|
<&ccu CLK_PLL_PERIPH>;
|
2014-05-14 12:38:21 +00:00
|
|
|
clock-output-names = "ar100";
|
|
|
|
};
|
|
|
|
|
|
|
|
ahb0: ahb0_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <1>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clocks = <&ar100>;
|
|
|
|
clock-output-names = "ahb0";
|
|
|
|
};
|
|
|
|
|
|
|
|
apb0: apb0_clk {
|
|
|
|
compatible = "allwinner,sun6i-a31-apb0-clk";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clocks = <&ahb0>;
|
|
|
|
clock-output-names = "apb0";
|
|
|
|
};
|
|
|
|
|
|
|
|
apb0_gates: apb0_gates_clk {
|
|
|
|
compatible = "allwinner,sun6i-a31-apb0-gates-clk";
|
|
|
|
#clock-cells = <1>;
|
|
|
|
clocks = <&apb0>;
|
|
|
|
clock-output-names = "apb0_pio", "apb0_ir",
|
|
|
|
"apb0_timer", "apb0_p2wi",
|
|
|
|
"apb0_uart", "apb0_1wire",
|
|
|
|
"apb0_i2c";
|
|
|
|
};
|
|
|
|
|
2014-12-17 17:18:19 +00:00
|
|
|
ir_clk: ir_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
|
|
|
clocks = <&osc32k>, <&osc24M>;
|
|
|
|
clock-output-names = "ir";
|
|
|
|
};
|
|
|
|
|
2014-05-14 12:38:21 +00:00
|
|
|
apb0_rst: apb0_rst {
|
|
|
|
compatible = "allwinner,sun6i-a31-clock-reset";
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
2014-04-13 11:41:02 +00:00
|
|
|
};
|
|
|
|
|
2013-11-03 09:30:12 +00:00
|
|
|
cpucfg@01f01c00 {
|
|
|
|
compatible = "allwinner,sun6i-a31-cpuconfig";
|
|
|
|
reg = <0x01f01c00 0x300>;
|
|
|
|
};
|
2014-05-13 14:03:03 +00:00
|
|
|
|
2014-12-29 11:09:24 +00:00
|
|
|
ir: ir@01f02000 {
|
|
|
|
compatible = "allwinner,sun5i-a13-ir";
|
|
|
|
clocks = <&apb0_gates 1>, <&ir_clk>;
|
|
|
|
clock-names = "apb", "ir";
|
|
|
|
resets = <&apb0_rst 1>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-29 11:09:24 +00:00
|
|
|
reg = <0x01f02000 0x40>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-05-13 14:03:03 +00:00
|
|
|
r_pio: pinctrl@01f02c00 {
|
|
|
|
compatible = "allwinner,sun6i-a31-r-pinctrl";
|
|
|
|
reg = <0x01f02c00 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-13 14:03:03 +00:00
|
|
|
clocks = <&apb0_gates 0>;
|
|
|
|
resets = <&apb0_rst 0>;
|
|
|
|
gpio-controller;
|
|
|
|
interrupt-controller;
|
2015-10-15 14:28:45 +00:00
|
|
|
#interrupt-cells = <3>;
|
2014-05-13 14:03:03 +00:00
|
|
|
#size-cells = <0>;
|
|
|
|
#gpio-cells = <3>;
|
2014-11-23 13:38:14 +00:00
|
|
|
|
|
|
|
ir_pins_a: ir@0 {
|
|
|
|
allwinner,pins = "PL4";
|
|
|
|
allwinner,function = "s_ir";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-11-23 13:38:14 +00:00
|
|
|
};
|
2015-03-10 11:59:12 +00:00
|
|
|
|
|
|
|
p2wi_pins: p2wi {
|
|
|
|
allwinner,pins = "PL0", "PL1";
|
|
|
|
allwinner,function = "s_p2wi";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
p2wi: i2c@01f03400 {
|
|
|
|
compatible = "allwinner,sun6i-a31-p2wi";
|
|
|
|
reg = <0x01f03400 0x400>;
|
|
|
|
interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&apb0_gates 3>;
|
|
|
|
clock-frequency = <100000>;
|
|
|
|
resets = <&apb0_rst 3>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&p2wi_pins>;
|
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-13 14:03:03 +00:00
|
|
|
};
|
2013-03-10 15:09:06 +00:00
|
|
|
};
|
|
|
|
};
|