License cleanup: add SPDX GPL-2.0 license identifier to files with no license
Many source files in the tree are missing licensing information, which
makes it harder for compliance tools to determine the correct license.
By default all files without license information are under the default
license of the kernel, which is GPL version 2.
Update the files which contain no license information with the 'GPL-2.0'
SPDX license identifier. The SPDX identifier is a legally binding
shorthand, which can be used instead of the full boiler plate text.
This patch is based on work done by Thomas Gleixner and Kate Stewart and
Philippe Ombredanne.
How this work was done:
Patches were generated and checked against linux-4.14-rc6 for a subset of
the use cases:
- file had no licensing information it it.
- file was a */uapi/* one with no licensing information in it,
- file was a */uapi/* one with existing licensing information,
Further patches will be generated in subsequent months to fix up cases
where non-standard license headers were used, and references to license
had to be inferred by heuristics based on keywords.
The analysis to determine which SPDX License Identifier to be applied to
a file was done in a spreadsheet of side by side results from of the
output of two independent scanners (ScanCode & Windriver) producing SPDX
tag:value files created by Philippe Ombredanne. Philippe prepared the
base worksheet, and did an initial spot review of a few 1000 files.
The 4.13 kernel was the starting point of the analysis with 60,537 files
assessed. Kate Stewart did a file by file comparison of the scanner
results in the spreadsheet to determine which SPDX license identifier(s)
to be applied to the file. She confirmed any determination that was not
immediately clear with lawyers working with the Linux Foundation.
Criteria used to select files for SPDX license identifier tagging was:
- Files considered eligible had to be source code files.
- Make and config files were included as candidates if they contained >5
lines of source
- File already had some variant of a license header in it (even if <5
lines).
All documentation files were explicitly excluded.
The following heuristics were used to determine which SPDX license
identifiers to apply.
- when both scanners couldn't find any license traces, file was
considered to have no license information in it, and the top level
COPYING file license applied.
For non */uapi/* files that summary was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 11139
and resulted in the first patch in this series.
If that file was a */uapi/* path one, it was "GPL-2.0 WITH
Linux-syscall-note" otherwise it was "GPL-2.0". Results of that was:
SPDX license identifier # files
---------------------------------------------------|-------
GPL-2.0 WITH Linux-syscall-note 930
and resulted in the second patch in this series.
- if a file had some form of licensing information in it, and was one
of the */uapi/* ones, it was denoted with the Linux-syscall-note if
any GPL family license was found in the file or had no licensing in
it (per prior point). Results summary:
SPDX license identifier # files
---------------------------------------------------|------
GPL-2.0 WITH Linux-syscall-note 270
GPL-2.0+ WITH Linux-syscall-note 169
((GPL-2.0 WITH Linux-syscall-note) OR BSD-2-Clause) 21
((GPL-2.0 WITH Linux-syscall-note) OR BSD-3-Clause) 17
LGPL-2.1+ WITH Linux-syscall-note 15
GPL-1.0+ WITH Linux-syscall-note 14
((GPL-2.0+ WITH Linux-syscall-note) OR BSD-3-Clause) 5
LGPL-2.0+ WITH Linux-syscall-note 4
LGPL-2.1 WITH Linux-syscall-note 3
((GPL-2.0 WITH Linux-syscall-note) OR MIT) 3
((GPL-2.0 WITH Linux-syscall-note) AND MIT) 1
and that resulted in the third patch in this series.
- when the two scanners agreed on the detected license(s), that became
the concluded license(s).
- when there was disagreement between the two scanners (one detected a
license but the other didn't, or they both detected different
licenses) a manual inspection of the file occurred.
- In most cases a manual inspection of the information in the file
resulted in a clear resolution of the license that should apply (and
which scanner probably needed to revisit its heuristics).
- When it was not immediately clear, the license identifier was
confirmed with lawyers working with the Linux Foundation.
- If there was any question as to the appropriate license identifier,
the file was flagged for further research and to be revisited later
in time.
In total, over 70 hours of logged manual review was done on the
spreadsheet to determine the SPDX license identifiers to apply to the
source files by Kate, Philippe, Thomas and, in some cases, confirmation
by lawyers working with the Linux Foundation.
Kate also obtained a third independent scan of the 4.13 code base from
FOSSology, and compared selected files where the other two scanners
disagreed against that SPDX file, to see if there was new insights. The
Windriver scanner is based on an older version of FOSSology in part, so
they are related.
Thomas did random spot checks in about 500 files from the spreadsheets
for the uapi headers and agreed with SPDX license identifier in the
files he inspected. For the non-uapi files Thomas did random spot checks
in about 15000 files.
In initial set of patches against 4.14-rc6, 3 files were found to have
copy/paste license identifier errors, and have been fixed to reflect the
correct identifier.
Additionally Philippe spent 10 hours this week doing a detailed manual
inspection and review of the 12,461 patched files from the initial patch
version early this week with:
- a full scancode scan run, collecting the matched texts, detected
license ids and scores
- reviewing anything where there was a license detected (about 500+
files) to ensure that the applied SPDX license was correct
- reviewing anything where there was no detection but the patch license
was not GPL-2.0 WITH Linux-syscall-note to ensure that the applied
SPDX license was correct
This produced a worksheet with 20 files needing minor correction. This
worksheet was then exported into 3 different .csv files for the
different types of files to be modified.
These .csv files were then reviewed by Greg. Thomas wrote a script to
parse the csv files and add the proper SPDX tag to the file, in the
format that the file expected. This script was further refined by Greg
based on the output to detect more types of files automatically and to
distinguish between header and source .c files (which need different
comment types.) Finally Greg ran the script using the .csv files to
generate the patches.
Reviewed-by: Kate Stewart <kstewart@linuxfoundation.org>
Reviewed-by: Philippe Ombredanne <pombredanne@nexb.com>
Reviewed-by: Thomas Gleixner <tglx@linutronix.de>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
2017-11-01 14:07:57 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2016-03-24 23:51:28 +00:00
|
|
|
/*
|
|
|
|
* DA8xx USB
|
|
|
|
*/
|
2016-10-31 20:47:20 +00:00
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/delay.h>
|
2016-03-24 23:51:28 +00:00
|
|
|
#include <linux/dma-mapping.h>
|
|
|
|
#include <linux/init.h>
|
2016-10-31 20:47:20 +00:00
|
|
|
#include <linux/mfd/da8xx-cfgchip.h>
|
2016-10-27 00:18:15 +00:00
|
|
|
#include <linux/phy/phy.h>
|
2018-02-18 03:22:24 +00:00
|
|
|
#include <linux/platform_data/phy-da8xx-usb.h>
|
2016-03-24 23:51:28 +00:00
|
|
|
#include <linux/platform_data/usb-davinci.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/usb/musb.h>
|
|
|
|
|
2016-10-31 20:47:20 +00:00
|
|
|
#include <mach/clock.h>
|
2016-03-24 23:51:28 +00:00
|
|
|
#include <mach/common.h>
|
|
|
|
#include <mach/cputype.h>
|
|
|
|
#include <mach/da8xx.h>
|
|
|
|
#include <mach/irqs.h>
|
|
|
|
|
2016-10-31 20:47:20 +00:00
|
|
|
#include "clock.h"
|
|
|
|
|
2016-03-24 23:51:28 +00:00
|
|
|
#define DA8XX_USB0_BASE 0x01e00000
|
|
|
|
#define DA8XX_USB1_BASE 0x01e25000
|
|
|
|
|
2016-12-09 16:59:33 +00:00
|
|
|
static struct clk *usb20_clk;
|
|
|
|
|
2018-03-15 19:17:20 +00:00
|
|
|
static struct da8xx_usb_phy_platform_data da8xx_usb_phy_pdata;
|
|
|
|
|
2016-10-27 00:18:15 +00:00
|
|
|
static struct platform_device da8xx_usb_phy = {
|
|
|
|
.name = "da8xx-usb-phy",
|
|
|
|
.id = -1,
|
2016-10-31 20:47:20 +00:00
|
|
|
.dev = {
|
|
|
|
/*
|
|
|
|
* Setting init_name so that clock lookup will work in
|
|
|
|
* da8xx_register_usb11_phy_clk() even if this device is not
|
|
|
|
* registered yet.
|
|
|
|
*/
|
|
|
|
.init_name = "da8xx-usb-phy",
|
2018-03-15 19:17:20 +00:00
|
|
|
.platform_data = &da8xx_usb_phy_pdata,
|
2016-10-31 20:47:20 +00:00
|
|
|
},
|
2016-10-27 00:18:15 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
int __init da8xx_register_usb_phy(void)
|
|
|
|
{
|
2018-03-15 19:17:20 +00:00
|
|
|
da8xx_usb_phy_pdata.cfgchip = da8xx_get_cfgchip();
|
2018-02-18 03:22:24 +00:00
|
|
|
|
2016-10-27 00:18:15 +00:00
|
|
|
return platform_device_register(&da8xx_usb_phy);
|
|
|
|
}
|
|
|
|
|
2016-03-24 23:51:28 +00:00
|
|
|
static struct musb_hdrc_config musb_config = {
|
|
|
|
.multipoint = true,
|
|
|
|
.num_eps = 5,
|
|
|
|
.ram_bits = 10,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct musb_hdrc_platform_data usb_data = {
|
|
|
|
/* OTG requires a Mini-AB connector */
|
|
|
|
.mode = MUSB_OTG,
|
|
|
|
.clock = "usb20",
|
|
|
|
.config = &musb_config,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct resource da8xx_usb20_resources[] = {
|
|
|
|
{
|
|
|
|
.start = DA8XX_USB0_BASE,
|
|
|
|
.end = DA8XX_USB0_BASE + SZ_64K - 1,
|
|
|
|
.flags = IORESOURCE_MEM,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.start = IRQ_DA8XX_USB_INT,
|
|
|
|
.flags = IORESOURCE_IRQ,
|
|
|
|
.name = "mc",
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static u64 usb_dmamask = DMA_BIT_MASK(32);
|
|
|
|
|
2016-10-31 20:47:20 +00:00
|
|
|
static struct platform_device da8xx_usb20_dev = {
|
2016-03-24 23:51:28 +00:00
|
|
|
.name = "musb-da8xx",
|
|
|
|
.id = -1,
|
|
|
|
.dev = {
|
2016-10-31 20:47:20 +00:00
|
|
|
/*
|
|
|
|
* Setting init_name so that clock lookup will work in
|
|
|
|
* usb20_phy_clk_enable() even if this device is not registered.
|
|
|
|
*/
|
|
|
|
.init_name = "musb-da8xx",
|
2016-03-24 23:51:28 +00:00
|
|
|
.platform_data = &usb_data,
|
|
|
|
.dma_mask = &usb_dmamask,
|
|
|
|
.coherent_dma_mask = DMA_BIT_MASK(32),
|
|
|
|
},
|
|
|
|
.resource = da8xx_usb20_resources,
|
|
|
|
.num_resources = ARRAY_SIZE(da8xx_usb20_resources),
|
|
|
|
};
|
|
|
|
|
|
|
|
int __init da8xx_register_usb20(unsigned int mA, unsigned int potpgt)
|
|
|
|
{
|
|
|
|
usb_data.power = mA > 510 ? 255 : mA / 2;
|
|
|
|
usb_data.potpgt = (potpgt + 1) / 2;
|
|
|
|
|
2016-10-31 20:47:20 +00:00
|
|
|
return platform_device_register(&da8xx_usb20_dev);
|
2016-03-24 23:51:28 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct resource da8xx_usb11_resources[] = {
|
|
|
|
[0] = {
|
|
|
|
.start = DA8XX_USB1_BASE,
|
|
|
|
.end = DA8XX_USB1_BASE + SZ_4K - 1,
|
|
|
|
.flags = IORESOURCE_MEM,
|
|
|
|
},
|
|
|
|
[1] = {
|
|
|
|
.start = IRQ_DA8XX_IRQN,
|
|
|
|
.end = IRQ_DA8XX_IRQN,
|
|
|
|
.flags = IORESOURCE_IRQ,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static u64 da8xx_usb11_dma_mask = DMA_BIT_MASK(32);
|
|
|
|
|
|
|
|
static struct platform_device da8xx_usb11_device = {
|
2016-11-03 16:03:06 +00:00
|
|
|
.name = "ohci-da8xx",
|
|
|
|
.id = -1,
|
2016-03-24 23:51:28 +00:00
|
|
|
.dev = {
|
|
|
|
.dma_mask = &da8xx_usb11_dma_mask,
|
|
|
|
.coherent_dma_mask = DMA_BIT_MASK(32),
|
|
|
|
},
|
|
|
|
.num_resources = ARRAY_SIZE(da8xx_usb11_resources),
|
|
|
|
.resource = da8xx_usb11_resources,
|
|
|
|
};
|
|
|
|
|
|
|
|
int __init da8xx_register_usb11(struct da8xx_ohci_root_hub *pdata)
|
|
|
|
{
|
|
|
|
da8xx_usb11_device.dev.platform_data = pdata;
|
|
|
|
return platform_device_register(&da8xx_usb11_device);
|
|
|
|
}
|
2016-10-31 20:47:20 +00:00
|
|
|
|
|
|
|
static struct clk usb_refclkin = {
|
|
|
|
.name = "usb_refclkin",
|
|
|
|
.set_rate = davinci_simple_set_rate,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_lookup usb_refclkin_lookup =
|
|
|
|
CLK(NULL, "usb_refclkin", &usb_refclkin);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* da8xx_register_usb_refclkin - register USB_REFCLKIN clock
|
|
|
|
*
|
|
|
|
* @rate: The clock rate in Hz
|
|
|
|
*
|
|
|
|
* This clock is only needed if the board provides an external USB_REFCLKIN
|
|
|
|
* signal, in which case it will be used as the parent of usb20_phy_clk and/or
|
|
|
|
* usb11_phy_clk.
|
|
|
|
*/
|
|
|
|
int __init da8xx_register_usb_refclkin(int rate)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
usb_refclkin.rate = rate;
|
|
|
|
ret = clk_register(&usb_refclkin);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
clkdev_add(&usb_refclkin_lookup);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void usb20_phy_clk_enable(struct clk *clk)
|
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
u32 timeout = 500000; /* 500 msec */
|
|
|
|
|
|
|
|
val = readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP2_REG));
|
|
|
|
|
|
|
|
/* The USB 2.O PLL requires that the USB 2.O PSC is enabled as well. */
|
2016-12-09 16:59:33 +00:00
|
|
|
davinci_clk_enable(usb20_clk);
|
2016-10-31 20:47:20 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Turn on the USB 2.0 PHY, but just the PLL, and not OTG. The USB 1.1
|
|
|
|
* host may use the PLL clock without USB 2.0 OTG being used.
|
|
|
|
*/
|
|
|
|
val &= ~(CFGCHIP2_RESET | CFGCHIP2_PHYPWRDN);
|
|
|
|
val |= CFGCHIP2_PHY_PLLON;
|
|
|
|
|
|
|
|
writel(val, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP2_REG));
|
|
|
|
|
|
|
|
while (--timeout) {
|
|
|
|
val = readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP2_REG));
|
|
|
|
if (val & CFGCHIP2_PHYCLKGD)
|
|
|
|
goto done;
|
|
|
|
udelay(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
pr_err("Timeout waiting for USB 2.0 PHY clock good\n");
|
|
|
|
done:
|
2016-12-09 16:59:33 +00:00
|
|
|
davinci_clk_disable(usb20_clk);
|
2016-10-31 20:47:20 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void usb20_phy_clk_disable(struct clk *clk)
|
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP2_REG));
|
|
|
|
val |= CFGCHIP2_PHYPWRDN;
|
|
|
|
writel(val, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP2_REG));
|
|
|
|
}
|
|
|
|
|
|
|
|
static int usb20_phy_clk_set_parent(struct clk *clk, struct clk *parent)
|
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP2_REG));
|
|
|
|
|
|
|
|
/* Set the mux depending on the parent clock. */
|
|
|
|
if (parent == &usb_refclkin) {
|
|
|
|
val &= ~CFGCHIP2_USB2PHYCLKMUX;
|
|
|
|
} else if (strcmp(parent->name, "pll0_aux_clk") == 0) {
|
|
|
|
val |= CFGCHIP2_USB2PHYCLKMUX;
|
|
|
|
} else {
|
|
|
|
pr_err("Bad parent on USB 2.0 PHY clock\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* reference frequency also comes from parent clock */
|
|
|
|
val &= ~CFGCHIP2_REFFREQ_MASK;
|
|
|
|
switch (clk_get_rate(parent)) {
|
|
|
|
case 12000000:
|
|
|
|
val |= CFGCHIP2_REFFREQ_12MHZ;
|
|
|
|
break;
|
|
|
|
case 13000000:
|
|
|
|
val |= CFGCHIP2_REFFREQ_13MHZ;
|
|
|
|
break;
|
|
|
|
case 19200000:
|
|
|
|
val |= CFGCHIP2_REFFREQ_19_2MHZ;
|
|
|
|
break;
|
|
|
|
case 20000000:
|
|
|
|
val |= CFGCHIP2_REFFREQ_20MHZ;
|
|
|
|
break;
|
|
|
|
case 24000000:
|
|
|
|
val |= CFGCHIP2_REFFREQ_24MHZ;
|
|
|
|
break;
|
|
|
|
case 26000000:
|
|
|
|
val |= CFGCHIP2_REFFREQ_26MHZ;
|
|
|
|
break;
|
|
|
|
case 38400000:
|
|
|
|
val |= CFGCHIP2_REFFREQ_38_4MHZ;
|
|
|
|
break;
|
|
|
|
case 40000000:
|
|
|
|
val |= CFGCHIP2_REFFREQ_40MHZ;
|
|
|
|
break;
|
|
|
|
case 48000000:
|
|
|
|
val |= CFGCHIP2_REFFREQ_48MHZ;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
pr_err("Bad parent clock rate on USB 2.0 PHY clock\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
writel(val, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP2_REG));
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct clk usb20_phy_clk = {
|
2018-01-23 18:14:43 +00:00
|
|
|
.name = "usb0_clk48",
|
2016-10-31 20:47:20 +00:00
|
|
|
.clk_enable = usb20_phy_clk_enable,
|
|
|
|
.clk_disable = usb20_phy_clk_disable,
|
|
|
|
.set_parent = usb20_phy_clk_set_parent,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_lookup usb20_phy_clk_lookup =
|
2018-01-23 18:14:43 +00:00
|
|
|
CLK("da8xx-usb-phy", "usb0_clk48", &usb20_phy_clk);
|
2016-10-31 20:47:20 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* da8xx_register_usb20_phy_clk - register USB0PHYCLKMUX clock
|
|
|
|
*
|
|
|
|
* @use_usb_refclkin: Selects the parent clock - either "usb_refclkin" if true
|
|
|
|
* or "pll0_aux" if false.
|
|
|
|
*/
|
|
|
|
int __init da8xx_register_usb20_phy_clk(bool use_usb_refclkin)
|
|
|
|
{
|
|
|
|
struct clk *parent;
|
2016-12-09 16:59:33 +00:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
usb20_clk = clk_get(&da8xx_usb20_dev.dev, "usb20");
|
|
|
|
ret = PTR_ERR_OR_ZERO(usb20_clk);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2016-10-31 20:47:20 +00:00
|
|
|
|
|
|
|
parent = clk_get(NULL, use_usb_refclkin ? "usb_refclkin" : "pll0_aux");
|
2016-12-09 16:59:33 +00:00
|
|
|
ret = PTR_ERR_OR_ZERO(parent);
|
|
|
|
if (ret) {
|
|
|
|
clk_put(usb20_clk);
|
|
|
|
return ret;
|
|
|
|
}
|
2016-10-31 20:47:20 +00:00
|
|
|
|
|
|
|
usb20_phy_clk.parent = parent;
|
|
|
|
ret = clk_register(&usb20_phy_clk);
|
|
|
|
if (!ret)
|
|
|
|
clkdev_add(&usb20_phy_clk_lookup);
|
|
|
|
|
|
|
|
clk_put(parent);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int usb11_phy_clk_set_parent(struct clk *clk, struct clk *parent)
|
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP2_REG));
|
|
|
|
|
|
|
|
/* Set the USB 1.1 PHY clock mux based on the parent clock. */
|
|
|
|
if (parent == &usb20_phy_clk) {
|
|
|
|
val &= ~CFGCHIP2_USB1PHYCLKMUX;
|
|
|
|
} else if (parent == &usb_refclkin) {
|
|
|
|
val |= CFGCHIP2_USB1PHYCLKMUX;
|
|
|
|
} else {
|
|
|
|
pr_err("Bad parent on USB 1.1 PHY clock\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
writel(val, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP2_REG));
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct clk usb11_phy_clk = {
|
2018-01-23 18:14:43 +00:00
|
|
|
.name = "usb1_clk48",
|
2016-10-31 20:47:20 +00:00
|
|
|
.set_parent = usb11_phy_clk_set_parent,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_lookup usb11_phy_clk_lookup =
|
2018-01-23 18:14:43 +00:00
|
|
|
CLK("da8xx-usb-phy", "usb1_clk48", &usb11_phy_clk);
|
2016-10-31 20:47:20 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* da8xx_register_usb11_phy_clk - register USB1PHYCLKMUX clock
|
|
|
|
*
|
|
|
|
* @use_usb_refclkin: Selects the parent clock - either "usb_refclkin" if true
|
2018-01-23 18:14:43 +00:00
|
|
|
* or "usb0_clk48" if false.
|
2016-10-31 20:47:20 +00:00
|
|
|
*/
|
|
|
|
int __init da8xx_register_usb11_phy_clk(bool use_usb_refclkin)
|
|
|
|
{
|
|
|
|
struct clk *parent;
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
if (use_usb_refclkin)
|
|
|
|
parent = clk_get(NULL, "usb_refclkin");
|
|
|
|
else
|
2018-01-23 18:14:43 +00:00
|
|
|
parent = clk_get(&da8xx_usb_phy.dev, "usb0_clk48");
|
2016-10-31 20:47:20 +00:00
|
|
|
if (IS_ERR(parent))
|
|
|
|
return PTR_ERR(parent);
|
|
|
|
|
|
|
|
usb11_phy_clk.parent = parent;
|
|
|
|
ret = clk_register(&usb11_phy_clk);
|
|
|
|
if (!ret)
|
|
|
|
clkdev_add(&usb11_phy_clk_lookup);
|
|
|
|
|
|
|
|
clk_put(parent);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|