2015-03-04 00:21:54 +00:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2010-2011,2013-2015 The Linux Foundation. All rights reserved.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 and
|
|
|
|
* only version 2 as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* lpass-cpu.c -- ALSA SoC CPU DAI driver for QTi LPASS
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/of.h>
|
2015-05-16 12:32:17 +00:00
|
|
|
#include <linux/of_device.h>
|
2015-03-04 00:21:54 +00:00
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <sound/pcm.h>
|
|
|
|
#include <sound/pcm_params.h>
|
|
|
|
#include <linux/regmap.h>
|
|
|
|
#include <sound/soc.h>
|
|
|
|
#include <sound/soc-dai.h>
|
2015-05-16 12:32:17 +00:00
|
|
|
#include "lpass-lpaif-reg.h"
|
2015-03-04 00:21:54 +00:00
|
|
|
#include "lpass.h"
|
|
|
|
|
|
|
|
static int lpass_cpu_daiops_set_sysclk(struct snd_soc_dai *dai, int clk_id,
|
|
|
|
unsigned int freq, int dir)
|
|
|
|
{
|
|
|
|
struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
|
|
|
|
int ret;
|
|
|
|
|
2015-05-21 21:52:49 +00:00
|
|
|
ret = clk_set_rate(drvdata->mi2s_osr_clk[dai->driver->id], freq);
|
2015-03-04 00:21:54 +00:00
|
|
|
if (ret)
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(dai->dev, "error setting mi2s osrclk to %u: %d\n",
|
|
|
|
freq, ret);
|
2015-03-04 00:21:54 +00:00
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int lpass_cpu_daiops_startup(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_soc_dai *dai)
|
|
|
|
{
|
|
|
|
struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
|
|
|
|
int ret;
|
|
|
|
|
2017-01-30 21:03:36 +00:00
|
|
|
ret = clk_prepare_enable(drvdata->mi2s_osr_clk[dai->driver->id]);
|
|
|
|
if (ret) {
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(dai->dev, "error in enabling mi2s osr clk: %d\n", ret);
|
2017-01-30 21:03:36 +00:00
|
|
|
return ret;
|
2015-03-04 00:21:54 +00:00
|
|
|
}
|
|
|
|
|
2015-05-21 21:52:49 +00:00
|
|
|
ret = clk_prepare_enable(drvdata->mi2s_bit_clk[dai->driver->id]);
|
2015-03-04 00:21:54 +00:00
|
|
|
if (ret) {
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(dai->dev, "error in enabling mi2s bit clk: %d\n", ret);
|
2017-01-30 21:03:36 +00:00
|
|
|
clk_disable_unprepare(drvdata->mi2s_osr_clk[dai->driver->id]);
|
2015-03-04 00:21:54 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void lpass_cpu_daiops_shutdown(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_soc_dai *dai)
|
|
|
|
{
|
|
|
|
struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
|
|
|
|
|
2015-05-21 21:52:49 +00:00
|
|
|
clk_disable_unprepare(drvdata->mi2s_bit_clk[dai->driver->id]);
|
2015-05-21 21:52:57 +00:00
|
|
|
|
2017-01-30 21:03:36 +00:00
|
|
|
clk_disable_unprepare(drvdata->mi2s_osr_clk[dai->driver->id]);
|
2015-03-04 00:21:54 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int lpass_cpu_daiops_hw_params(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
|
|
|
|
{
|
|
|
|
struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
|
|
|
|
snd_pcm_format_t format = params_format(params);
|
|
|
|
unsigned int channels = params_channels(params);
|
|
|
|
unsigned int rate = params_rate(params);
|
|
|
|
unsigned int regval;
|
|
|
|
int bitwidth, ret;
|
|
|
|
|
|
|
|
bitwidth = snd_pcm_format_width(format);
|
|
|
|
if (bitwidth < 0) {
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(dai->dev, "invalid bit width given: %d\n", bitwidth);
|
2015-03-04 00:21:54 +00:00
|
|
|
return bitwidth;
|
|
|
|
}
|
|
|
|
|
|
|
|
regval = LPAIF_I2SCTL_LOOPBACK_DISABLE |
|
|
|
|
LPAIF_I2SCTL_WSSRC_INTERNAL;
|
|
|
|
|
|
|
|
switch (bitwidth) {
|
|
|
|
case 16:
|
|
|
|
regval |= LPAIF_I2SCTL_BITWIDTH_16;
|
|
|
|
break;
|
|
|
|
case 24:
|
|
|
|
regval |= LPAIF_I2SCTL_BITWIDTH_24;
|
|
|
|
break;
|
|
|
|
case 32:
|
|
|
|
regval |= LPAIF_I2SCTL_BITWIDTH_32;
|
|
|
|
break;
|
|
|
|
default:
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(dai->dev, "invalid bitwidth given: %d\n", bitwidth);
|
2015-03-04 00:21:54 +00:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2016-02-11 12:18:33 +00:00
|
|
|
if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
|
|
|
|
switch (channels) {
|
|
|
|
case 1:
|
|
|
|
regval |= LPAIF_I2SCTL_SPKMODE_SD0;
|
|
|
|
regval |= LPAIF_I2SCTL_SPKMONO_MONO;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
regval |= LPAIF_I2SCTL_SPKMODE_SD0;
|
|
|
|
regval |= LPAIF_I2SCTL_SPKMONO_STEREO;
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
regval |= LPAIF_I2SCTL_SPKMODE_QUAD01;
|
|
|
|
regval |= LPAIF_I2SCTL_SPKMONO_STEREO;
|
|
|
|
break;
|
|
|
|
case 6:
|
|
|
|
regval |= LPAIF_I2SCTL_SPKMODE_6CH;
|
|
|
|
regval |= LPAIF_I2SCTL_SPKMONO_STEREO;
|
|
|
|
break;
|
|
|
|
case 8:
|
|
|
|
regval |= LPAIF_I2SCTL_SPKMODE_8CH;
|
|
|
|
regval |= LPAIF_I2SCTL_SPKMONO_STEREO;
|
|
|
|
break;
|
|
|
|
default:
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(dai->dev, "invalid channels given: %u\n",
|
|
|
|
channels);
|
2016-02-11 12:18:33 +00:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
switch (channels) {
|
|
|
|
case 1:
|
|
|
|
regval |= LPAIF_I2SCTL_MICMODE_SD0;
|
|
|
|
regval |= LPAIF_I2SCTL_MICMONO_MONO;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
regval |= LPAIF_I2SCTL_MICMODE_SD0;
|
|
|
|
regval |= LPAIF_I2SCTL_MICMONO_STEREO;
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
regval |= LPAIF_I2SCTL_MICMODE_QUAD01;
|
|
|
|
regval |= LPAIF_I2SCTL_MICMONO_STEREO;
|
|
|
|
break;
|
|
|
|
case 6:
|
|
|
|
regval |= LPAIF_I2SCTL_MICMODE_6CH;
|
|
|
|
regval |= LPAIF_I2SCTL_MICMONO_STEREO;
|
|
|
|
break;
|
|
|
|
case 8:
|
|
|
|
regval |= LPAIF_I2SCTL_MICMODE_8CH;
|
|
|
|
regval |= LPAIF_I2SCTL_MICMONO_STEREO;
|
|
|
|
break;
|
|
|
|
default:
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(dai->dev, "invalid channels given: %u\n",
|
|
|
|
channels);
|
2016-02-11 12:18:33 +00:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
2015-03-04 00:21:54 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
ret = regmap_write(drvdata->lpaif_map,
|
2015-05-16 12:32:25 +00:00
|
|
|
LPAIF_I2SCTL_REG(drvdata->variant, dai->driver->id),
|
2015-05-16 12:32:17 +00:00
|
|
|
regval);
|
2015-03-04 00:21:54 +00:00
|
|
|
if (ret) {
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(dai->dev, "error writing to i2sctl reg: %d\n", ret);
|
2015-03-04 00:21:54 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2015-05-21 21:52:49 +00:00
|
|
|
ret = clk_set_rate(drvdata->mi2s_bit_clk[dai->driver->id],
|
|
|
|
rate * bitwidth * 2);
|
2015-03-04 00:21:54 +00:00
|
|
|
if (ret) {
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(dai->dev, "error setting mi2s bitclk to %u: %d\n",
|
|
|
|
rate * bitwidth * 2, ret);
|
2015-03-04 00:21:54 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int lpass_cpu_daiops_hw_free(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_soc_dai *dai)
|
|
|
|
{
|
|
|
|
struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = regmap_write(drvdata->lpaif_map,
|
2015-05-16 12:32:25 +00:00
|
|
|
LPAIF_I2SCTL_REG(drvdata->variant, dai->driver->id),
|
|
|
|
0);
|
2015-03-04 00:21:54 +00:00
|
|
|
if (ret)
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(dai->dev, "error writing to i2sctl reg: %d\n", ret);
|
2015-03-04 00:21:54 +00:00
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int lpass_cpu_daiops_prepare(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_soc_dai *dai)
|
|
|
|
{
|
|
|
|
struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
|
|
|
|
int ret;
|
2016-02-11 12:18:33 +00:00
|
|
|
unsigned int val, mask;
|
|
|
|
|
|
|
|
if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
|
|
|
|
val = LPAIF_I2SCTL_SPKEN_ENABLE;
|
|
|
|
mask = LPAIF_I2SCTL_SPKEN_MASK;
|
|
|
|
} else {
|
|
|
|
val = LPAIF_I2SCTL_MICEN_ENABLE;
|
|
|
|
mask = LPAIF_I2SCTL_MICEN_MASK;
|
|
|
|
}
|
2015-03-04 00:21:54 +00:00
|
|
|
|
|
|
|
ret = regmap_update_bits(drvdata->lpaif_map,
|
2015-05-16 12:32:25 +00:00
|
|
|
LPAIF_I2SCTL_REG(drvdata->variant, dai->driver->id),
|
2016-02-11 12:18:33 +00:00
|
|
|
mask, val);
|
2015-03-04 00:21:54 +00:00
|
|
|
if (ret)
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(dai->dev, "error writing to i2sctl reg: %d\n", ret);
|
2015-03-04 00:21:54 +00:00
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int lpass_cpu_daiops_trigger(struct snd_pcm_substream *substream,
|
|
|
|
int cmd, struct snd_soc_dai *dai)
|
|
|
|
{
|
|
|
|
struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
|
2015-04-13 12:23:29 +00:00
|
|
|
int ret = -EINVAL;
|
2016-02-11 12:18:33 +00:00
|
|
|
unsigned int val, mask;
|
2015-03-04 00:21:54 +00:00
|
|
|
|
|
|
|
switch (cmd) {
|
|
|
|
case SNDRV_PCM_TRIGGER_START:
|
|
|
|
case SNDRV_PCM_TRIGGER_RESUME:
|
|
|
|
case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
|
2016-02-11 12:18:33 +00:00
|
|
|
if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
|
|
|
|
val = LPAIF_I2SCTL_SPKEN_ENABLE;
|
|
|
|
mask = LPAIF_I2SCTL_SPKEN_MASK;
|
|
|
|
} else {
|
|
|
|
val = LPAIF_I2SCTL_MICEN_ENABLE;
|
|
|
|
mask = LPAIF_I2SCTL_MICEN_MASK;
|
|
|
|
}
|
|
|
|
|
2015-03-04 00:21:54 +00:00
|
|
|
ret = regmap_update_bits(drvdata->lpaif_map,
|
2015-05-16 12:32:17 +00:00
|
|
|
LPAIF_I2SCTL_REG(drvdata->variant,
|
2015-05-16 12:32:25 +00:00
|
|
|
dai->driver->id),
|
2016-02-11 12:18:33 +00:00
|
|
|
mask, val);
|
2015-03-04 00:21:54 +00:00
|
|
|
if (ret)
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(dai->dev, "error writing to i2sctl reg: %d\n",
|
|
|
|
ret);
|
2015-03-04 00:21:54 +00:00
|
|
|
break;
|
|
|
|
case SNDRV_PCM_TRIGGER_STOP:
|
|
|
|
case SNDRV_PCM_TRIGGER_SUSPEND:
|
|
|
|
case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
|
2016-02-11 12:18:33 +00:00
|
|
|
if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
|
|
|
|
val = LPAIF_I2SCTL_SPKEN_DISABLE;
|
|
|
|
mask = LPAIF_I2SCTL_SPKEN_MASK;
|
|
|
|
} else {
|
|
|
|
val = LPAIF_I2SCTL_MICEN_DISABLE;
|
|
|
|
mask = LPAIF_I2SCTL_MICEN_MASK;
|
|
|
|
}
|
|
|
|
|
2015-03-04 00:21:54 +00:00
|
|
|
ret = regmap_update_bits(drvdata->lpaif_map,
|
2015-05-16 12:32:17 +00:00
|
|
|
LPAIF_I2SCTL_REG(drvdata->variant,
|
2015-05-16 12:32:25 +00:00
|
|
|
dai->driver->id),
|
2016-02-11 12:18:33 +00:00
|
|
|
mask, val);
|
2015-03-04 00:21:54 +00:00
|
|
|
if (ret)
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(dai->dev, "error writing to i2sctl reg: %d\n",
|
|
|
|
ret);
|
2015-03-04 00:21:54 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2015-08-28 02:53:31 +00:00
|
|
|
const struct snd_soc_dai_ops asoc_qcom_lpass_cpu_dai_ops = {
|
2015-03-04 00:21:54 +00:00
|
|
|
.set_sysclk = lpass_cpu_daiops_set_sysclk,
|
|
|
|
.startup = lpass_cpu_daiops_startup,
|
|
|
|
.shutdown = lpass_cpu_daiops_shutdown,
|
|
|
|
.hw_params = lpass_cpu_daiops_hw_params,
|
|
|
|
.hw_free = lpass_cpu_daiops_hw_free,
|
|
|
|
.prepare = lpass_cpu_daiops_prepare,
|
|
|
|
.trigger = lpass_cpu_daiops_trigger,
|
|
|
|
};
|
2015-05-16 12:32:17 +00:00
|
|
|
EXPORT_SYMBOL_GPL(asoc_qcom_lpass_cpu_dai_ops);
|
2015-03-04 00:21:54 +00:00
|
|
|
|
2015-05-16 12:32:17 +00:00
|
|
|
int asoc_qcom_lpass_cpu_dai_probe(struct snd_soc_dai *dai)
|
2015-03-04 00:21:54 +00:00
|
|
|
{
|
|
|
|
struct lpass_data *drvdata = snd_soc_dai_get_drvdata(dai);
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
/* ensure audio hardware is disabled */
|
|
|
|
ret = regmap_write(drvdata->lpaif_map,
|
2015-05-16 12:32:25 +00:00
|
|
|
LPAIF_I2SCTL_REG(drvdata->variant, dai->driver->id), 0);
|
2015-03-04 00:21:54 +00:00
|
|
|
if (ret)
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(dai->dev, "error writing to i2sctl reg: %d\n", ret);
|
2015-03-04 00:21:54 +00:00
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
2015-05-16 12:32:17 +00:00
|
|
|
EXPORT_SYMBOL_GPL(asoc_qcom_lpass_cpu_dai_probe);
|
2015-03-04 00:21:54 +00:00
|
|
|
|
|
|
|
static const struct snd_soc_component_driver lpass_cpu_comp_driver = {
|
|
|
|
.name = "lpass-cpu",
|
|
|
|
};
|
|
|
|
|
|
|
|
static bool lpass_cpu_regmap_writeable(struct device *dev, unsigned int reg)
|
|
|
|
{
|
2015-05-16 12:32:17 +00:00
|
|
|
struct lpass_data *drvdata = dev_get_drvdata(dev);
|
|
|
|
struct lpass_variant *v = drvdata->variant;
|
2015-03-04 00:21:54 +00:00
|
|
|
int i;
|
|
|
|
|
2015-05-16 12:32:17 +00:00
|
|
|
for (i = 0; i < v->i2s_ports; ++i)
|
|
|
|
if (reg == LPAIF_I2SCTL_REG(v, i))
|
2015-03-04 00:21:54 +00:00
|
|
|
return true;
|
|
|
|
|
2015-05-16 12:32:17 +00:00
|
|
|
for (i = 0; i < v->irq_ports; ++i) {
|
|
|
|
if (reg == LPAIF_IRQEN_REG(v, i))
|
2015-03-04 00:21:54 +00:00
|
|
|
return true;
|
2015-05-16 12:32:17 +00:00
|
|
|
if (reg == LPAIF_IRQCLEAR_REG(v, i))
|
2015-03-04 00:21:54 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2015-05-16 12:32:17 +00:00
|
|
|
for (i = 0; i < v->rdma_channels; ++i) {
|
|
|
|
if (reg == LPAIF_RDMACTL_REG(v, i))
|
2015-03-04 00:21:54 +00:00
|
|
|
return true;
|
2015-05-16 12:32:17 +00:00
|
|
|
if (reg == LPAIF_RDMABASE_REG(v, i))
|
2015-03-04 00:21:54 +00:00
|
|
|
return true;
|
2015-05-16 12:32:17 +00:00
|
|
|
if (reg == LPAIF_RDMABUFF_REG(v, i))
|
2015-03-04 00:21:54 +00:00
|
|
|
return true;
|
2015-05-16 12:32:17 +00:00
|
|
|
if (reg == LPAIF_RDMAPER_REG(v, i))
|
2015-03-04 00:21:54 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2016-02-11 12:18:27 +00:00
|
|
|
for (i = 0; i < v->wrdma_channels; ++i) {
|
|
|
|
if (reg == LPAIF_WRDMACTL_REG(v, i + v->wrdma_channel_start))
|
|
|
|
return true;
|
|
|
|
if (reg == LPAIF_WRDMABASE_REG(v, i + v->wrdma_channel_start))
|
|
|
|
return true;
|
|
|
|
if (reg == LPAIF_WRDMABUFF_REG(v, i + v->wrdma_channel_start))
|
|
|
|
return true;
|
|
|
|
if (reg == LPAIF_WRDMAPER_REG(v, i + v->wrdma_channel_start))
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2015-03-04 00:21:54 +00:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool lpass_cpu_regmap_readable(struct device *dev, unsigned int reg)
|
|
|
|
{
|
2015-05-16 12:32:17 +00:00
|
|
|
struct lpass_data *drvdata = dev_get_drvdata(dev);
|
|
|
|
struct lpass_variant *v = drvdata->variant;
|
2015-03-04 00:21:54 +00:00
|
|
|
int i;
|
|
|
|
|
2015-05-16 12:32:17 +00:00
|
|
|
for (i = 0; i < v->i2s_ports; ++i)
|
|
|
|
if (reg == LPAIF_I2SCTL_REG(v, i))
|
2015-03-04 00:21:54 +00:00
|
|
|
return true;
|
|
|
|
|
2015-05-16 12:32:17 +00:00
|
|
|
for (i = 0; i < v->irq_ports; ++i) {
|
|
|
|
if (reg == LPAIF_IRQEN_REG(v, i))
|
2015-03-04 00:21:54 +00:00
|
|
|
return true;
|
2015-05-16 12:32:17 +00:00
|
|
|
if (reg == LPAIF_IRQSTAT_REG(v, i))
|
2015-03-04 00:21:54 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2015-05-16 12:32:17 +00:00
|
|
|
for (i = 0; i < v->rdma_channels; ++i) {
|
|
|
|
if (reg == LPAIF_RDMACTL_REG(v, i))
|
2015-03-04 00:21:54 +00:00
|
|
|
return true;
|
2015-05-16 12:32:17 +00:00
|
|
|
if (reg == LPAIF_RDMABASE_REG(v, i))
|
2015-03-04 00:21:54 +00:00
|
|
|
return true;
|
2015-05-16 12:32:17 +00:00
|
|
|
if (reg == LPAIF_RDMABUFF_REG(v, i))
|
2015-03-04 00:21:54 +00:00
|
|
|
return true;
|
2015-05-16 12:32:17 +00:00
|
|
|
if (reg == LPAIF_RDMACURR_REG(v, i))
|
2015-03-04 00:21:54 +00:00
|
|
|
return true;
|
2015-05-16 12:32:17 +00:00
|
|
|
if (reg == LPAIF_RDMAPER_REG(v, i))
|
2015-03-04 00:21:54 +00:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2016-02-11 12:18:27 +00:00
|
|
|
for (i = 0; i < v->wrdma_channels; ++i) {
|
|
|
|
if (reg == LPAIF_WRDMACTL_REG(v, i + v->wrdma_channel_start))
|
|
|
|
return true;
|
|
|
|
if (reg == LPAIF_WRDMABASE_REG(v, i + v->wrdma_channel_start))
|
|
|
|
return true;
|
|
|
|
if (reg == LPAIF_WRDMABUFF_REG(v, i + v->wrdma_channel_start))
|
|
|
|
return true;
|
|
|
|
if (reg == LPAIF_WRDMACURR_REG(v, i + v->wrdma_channel_start))
|
|
|
|
return true;
|
|
|
|
if (reg == LPAIF_WRDMAPER_REG(v, i + v->wrdma_channel_start))
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2015-03-04 00:21:54 +00:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool lpass_cpu_regmap_volatile(struct device *dev, unsigned int reg)
|
|
|
|
{
|
2015-05-16 12:32:17 +00:00
|
|
|
struct lpass_data *drvdata = dev_get_drvdata(dev);
|
|
|
|
struct lpass_variant *v = drvdata->variant;
|
2015-03-04 00:21:54 +00:00
|
|
|
int i;
|
|
|
|
|
2015-05-16 12:32:17 +00:00
|
|
|
for (i = 0; i < v->irq_ports; ++i)
|
|
|
|
if (reg == LPAIF_IRQSTAT_REG(v, i))
|
2015-03-04 00:21:54 +00:00
|
|
|
return true;
|
|
|
|
|
2015-05-16 12:32:17 +00:00
|
|
|
for (i = 0; i < v->rdma_channels; ++i)
|
|
|
|
if (reg == LPAIF_RDMACURR_REG(v, i))
|
2015-03-04 00:21:54 +00:00
|
|
|
return true;
|
|
|
|
|
2016-02-11 12:18:27 +00:00
|
|
|
for (i = 0; i < v->wrdma_channels; ++i)
|
|
|
|
if (reg == LPAIF_WRDMACURR_REG(v, i + v->wrdma_channel_start))
|
|
|
|
return true;
|
|
|
|
|
2015-03-04 00:21:54 +00:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2015-05-16 12:32:17 +00:00
|
|
|
static struct regmap_config lpass_cpu_regmap_config = {
|
2015-03-04 00:21:54 +00:00
|
|
|
.reg_bits = 32,
|
|
|
|
.reg_stride = 4,
|
|
|
|
.val_bits = 32,
|
|
|
|
.writeable_reg = lpass_cpu_regmap_writeable,
|
|
|
|
.readable_reg = lpass_cpu_regmap_readable,
|
|
|
|
.volatile_reg = lpass_cpu_regmap_volatile,
|
|
|
|
.cache_type = REGCACHE_FLAT,
|
|
|
|
};
|
|
|
|
|
2015-05-16 12:32:17 +00:00
|
|
|
int asoc_qcom_lpass_cpu_platform_probe(struct platform_device *pdev)
|
2015-03-04 00:21:54 +00:00
|
|
|
{
|
2015-03-13 07:54:17 +00:00
|
|
|
struct lpass_data *drvdata;
|
2015-03-04 00:21:54 +00:00
|
|
|
struct device_node *dsp_of_node;
|
2015-03-13 07:54:17 +00:00
|
|
|
struct resource *res;
|
2015-05-16 12:32:17 +00:00
|
|
|
struct lpass_variant *variant;
|
|
|
|
struct device *dev = &pdev->dev;
|
|
|
|
const struct of_device_id *match;
|
2015-05-21 21:52:49 +00:00
|
|
|
int ret, i, dai_id;
|
2015-03-04 00:21:54 +00:00
|
|
|
|
2015-03-13 07:54:17 +00:00
|
|
|
dsp_of_node = of_parse_phandle(pdev->dev.of_node, "qcom,adsp", 0);
|
|
|
|
if (dsp_of_node) {
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(&pdev->dev, "DSP exists and holds audio resources\n");
|
2015-03-04 00:21:54 +00:00
|
|
|
return -EBUSY;
|
|
|
|
}
|
|
|
|
|
|
|
|
drvdata = devm_kzalloc(&pdev->dev, sizeof(struct lpass_data),
|
|
|
|
GFP_KERNEL);
|
|
|
|
if (!drvdata)
|
|
|
|
return -ENOMEM;
|
|
|
|
platform_set_drvdata(pdev, drvdata);
|
|
|
|
|
2015-05-16 12:32:17 +00:00
|
|
|
match = of_match_device(dev->driver->of_match_table, dev);
|
|
|
|
if (!match || !match->data)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
drvdata->variant = (struct lpass_variant *)match->data;
|
|
|
|
variant = drvdata->variant;
|
|
|
|
|
2015-03-04 00:21:54 +00:00
|
|
|
res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "lpass-lpaif");
|
|
|
|
|
|
|
|
drvdata->lpaif = devm_ioremap_resource(&pdev->dev, res);
|
|
|
|
if (IS_ERR((void const __force *)drvdata->lpaif)) {
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(&pdev->dev, "error mapping reg resource: %ld\n",
|
2015-03-04 00:21:54 +00:00
|
|
|
PTR_ERR((void const __force *)drvdata->lpaif));
|
|
|
|
return PTR_ERR((void const __force *)drvdata->lpaif);
|
|
|
|
}
|
|
|
|
|
2016-02-11 12:18:27 +00:00
|
|
|
lpass_cpu_regmap_config.max_register = LPAIF_WRDMAPER_REG(variant,
|
|
|
|
variant->wrdma_channels +
|
|
|
|
variant->wrdma_channel_start);
|
2015-05-16 12:32:17 +00:00
|
|
|
|
2015-03-04 00:21:54 +00:00
|
|
|
drvdata->lpaif_map = devm_regmap_init_mmio(&pdev->dev, drvdata->lpaif,
|
|
|
|
&lpass_cpu_regmap_config);
|
|
|
|
if (IS_ERR(drvdata->lpaif_map)) {
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(&pdev->dev, "error initializing regmap: %ld\n",
|
|
|
|
PTR_ERR(drvdata->lpaif_map));
|
2015-03-04 00:21:54 +00:00
|
|
|
return PTR_ERR(drvdata->lpaif_map);
|
|
|
|
}
|
|
|
|
|
2015-05-16 12:32:17 +00:00
|
|
|
if (variant->init)
|
|
|
|
variant->init(pdev);
|
|
|
|
|
2015-05-21 21:52:49 +00:00
|
|
|
for (i = 0; i < variant->num_dai; i++) {
|
|
|
|
dai_id = variant->dai_driver[i].id;
|
|
|
|
drvdata->mi2s_osr_clk[dai_id] = devm_clk_get(&pdev->dev,
|
2017-04-05 08:34:10 +00:00
|
|
|
variant->dai_osr_clk_names[i]);
|
2015-05-21 21:52:49 +00:00
|
|
|
if (IS_ERR(drvdata->mi2s_osr_clk[dai_id])) {
|
2015-05-21 21:52:57 +00:00
|
|
|
dev_warn(&pdev->dev,
|
2017-04-05 08:34:10 +00:00
|
|
|
"%s() error getting optional %s: %ld\n",
|
|
|
|
__func__,
|
|
|
|
variant->dai_osr_clk_names[i],
|
2015-05-21 21:52:49 +00:00
|
|
|
PTR_ERR(drvdata->mi2s_osr_clk[dai_id]));
|
2017-01-30 21:03:36 +00:00
|
|
|
|
|
|
|
drvdata->mi2s_osr_clk[dai_id] = NULL;
|
2015-05-21 21:52:49 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
drvdata->mi2s_bit_clk[dai_id] = devm_clk_get(&pdev->dev,
|
2017-04-05 08:34:10 +00:00
|
|
|
variant->dai_bit_clk_names[i]);
|
2015-05-21 21:52:49 +00:00
|
|
|
if (IS_ERR(drvdata->mi2s_bit_clk[dai_id])) {
|
|
|
|
dev_err(&pdev->dev,
|
2017-04-05 08:34:10 +00:00
|
|
|
"error getting %s: %ld\n",
|
|
|
|
variant->dai_bit_clk_names[i],
|
2015-09-17 08:47:33 +00:00
|
|
|
PTR_ERR(drvdata->mi2s_bit_clk[dai_id]));
|
2015-05-21 21:52:49 +00:00
|
|
|
return PTR_ERR(drvdata->mi2s_bit_clk[dai_id]);
|
|
|
|
}
|
2015-03-04 00:21:54 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
drvdata->ahbix_clk = devm_clk_get(&pdev->dev, "ahbix-clk");
|
|
|
|
if (IS_ERR(drvdata->ahbix_clk)) {
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(&pdev->dev, "error getting ahbix-clk: %ld\n",
|
|
|
|
PTR_ERR(drvdata->ahbix_clk));
|
2015-03-04 00:21:54 +00:00
|
|
|
return PTR_ERR(drvdata->ahbix_clk);
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = clk_set_rate(drvdata->ahbix_clk, LPASS_AHBIX_CLOCK_FREQUENCY);
|
|
|
|
if (ret) {
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(&pdev->dev, "error setting rate on ahbix_clk: %d\n",
|
|
|
|
ret);
|
2015-03-04 00:21:54 +00:00
|
|
|
return ret;
|
|
|
|
}
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_dbg(&pdev->dev, "set ahbix_clk rate to %lu\n",
|
|
|
|
clk_get_rate(drvdata->ahbix_clk));
|
2015-03-04 00:21:54 +00:00
|
|
|
|
|
|
|
ret = clk_prepare_enable(drvdata->ahbix_clk);
|
|
|
|
if (ret) {
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(&pdev->dev, "error enabling ahbix_clk: %d\n", ret);
|
2015-03-04 00:21:54 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = devm_snd_soc_register_component(&pdev->dev,
|
2015-05-16 12:32:17 +00:00
|
|
|
&lpass_cpu_comp_driver,
|
|
|
|
variant->dai_driver,
|
|
|
|
variant->num_dai);
|
2015-03-04 00:21:54 +00:00
|
|
|
if (ret) {
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(&pdev->dev, "error registering cpu driver: %d\n", ret);
|
2015-03-04 00:21:54 +00:00
|
|
|
goto err_clk;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = asoc_qcom_lpass_platform_register(pdev);
|
|
|
|
if (ret) {
|
2017-01-30 21:03:37 +00:00
|
|
|
dev_err(&pdev->dev, "error registering platform driver: %d\n",
|
|
|
|
ret);
|
2015-03-04 00:21:54 +00:00
|
|
|
goto err_clk;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
err_clk:
|
|
|
|
clk_disable_unprepare(drvdata->ahbix_clk);
|
|
|
|
return ret;
|
|
|
|
}
|
2015-05-16 12:32:17 +00:00
|
|
|
EXPORT_SYMBOL_GPL(asoc_qcom_lpass_cpu_platform_probe);
|
2015-03-04 00:21:54 +00:00
|
|
|
|
2015-05-16 12:32:17 +00:00
|
|
|
int asoc_qcom_lpass_cpu_platform_remove(struct platform_device *pdev)
|
2015-03-04 00:21:54 +00:00
|
|
|
{
|
|
|
|
struct lpass_data *drvdata = platform_get_drvdata(pdev);
|
|
|
|
|
2015-05-16 12:32:17 +00:00
|
|
|
if (drvdata->variant->exit)
|
|
|
|
drvdata->variant->exit(pdev);
|
|
|
|
|
2015-03-04 00:21:54 +00:00
|
|
|
clk_disable_unprepare(drvdata->ahbix_clk);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2015-05-16 12:32:17 +00:00
|
|
|
EXPORT_SYMBOL_GPL(asoc_qcom_lpass_cpu_platform_remove);
|
2016-10-31 11:25:45 +00:00
|
|
|
|
|
|
|
MODULE_DESCRIPTION("QTi LPASS CPU Driver");
|
|
|
|
MODULE_LICENSE("GPL v2");
|