2014-07-24 23:00:12 +00:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2014 SUSE LINUX Products GmbH
|
|
|
|
*
|
|
|
|
* Derived from zynq-zed.dts:
|
|
|
|
*
|
|
|
|
* Copyright (C) 2011 Xilinx
|
|
|
|
* Copyright (C) 2012 National Instruments Corp.
|
|
|
|
* Copyright (C) 2013 Xilinx
|
|
|
|
*
|
|
|
|
* This software is licensed under the terms of the GNU General Public
|
|
|
|
* License version 2, as published by the Free Software Foundation, and
|
|
|
|
* may be copied, distributed, and modified under those terms.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*/
|
|
|
|
/dts-v1/;
|
|
|
|
/include/ "zynq-7000.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "Adapteva Parallella Board";
|
|
|
|
compatible = "adapteva,parallella", "xlnx,zynq-7000";
|
|
|
|
|
2015-02-11 12:05:11 +00:00
|
|
|
aliases {
|
|
|
|
ethernet0 = &gem0;
|
|
|
|
serial0 = &uart1;
|
|
|
|
};
|
|
|
|
|
2014-07-24 23:00:12 +00:00
|
|
|
memory {
|
|
|
|
device_type = "memory";
|
2014-08-21 09:21:09 +00:00
|
|
|
reg = <0x0 0x40000000>;
|
2014-07-24 23:00:12 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
chosen {
|
2015-02-11 12:06:36 +00:00
|
|
|
bootargs = "earlyprintk root=/dev/mmcblk0p2 rootfstype=ext4 rw rootwait";
|
|
|
|
stdout-path = "serial0:115200n8";
|
2014-07-24 23:00:12 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-11-06 17:22:10 +00:00
|
|
|
&clkc {
|
|
|
|
fclk-enable = <0xf>;
|
2014-12-01 00:25:49 +00:00
|
|
|
ps-clk-frequency = <33333333>;
|
2014-11-06 17:22:10 +00:00
|
|
|
};
|
|
|
|
|
2014-07-24 23:00:12 +00:00
|
|
|
&gem0 {
|
|
|
|
status = "okay";
|
|
|
|
phy-mode = "rgmii-id";
|
|
|
|
phy-handle = <ðernet_phy>;
|
|
|
|
|
|
|
|
ethernet_phy: ethernet-phy@0 {
|
|
|
|
/* Marvell 88E1318 */
|
|
|
|
compatible = "ethernet-phy-id0141.0e90",
|
|
|
|
"ethernet-phy-ieee802.3-c22";
|
|
|
|
reg = <0>;
|
|
|
|
marvell,reg-init = <0x3 0x10 0xff00 0x1e>,
|
|
|
|
<0x3 0x11 0xfff0 0xa>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
&i2c0 {
|
|
|
|
status = "okay";
|
2014-09-06 11:40:16 +00:00
|
|
|
|
|
|
|
isl9305: isl9305@68 {
|
2015-02-16 23:58:43 +00:00
|
|
|
compatible = "isil,isl9305";
|
2014-09-06 11:40:16 +00:00
|
|
|
reg = <0x68>;
|
|
|
|
|
|
|
|
regulators {
|
|
|
|
dcd1 {
|
|
|
|
regulator-name = "VDD_DSP";
|
|
|
|
regulator-always-on;
|
|
|
|
};
|
|
|
|
dcd2 {
|
|
|
|
regulator-name = "1P35V";
|
|
|
|
regulator-always-on;
|
|
|
|
};
|
|
|
|
ldo1 {
|
|
|
|
regulator-name = "VDD_ADJ";
|
|
|
|
};
|
|
|
|
ldo2 {
|
|
|
|
regulator-name = "VDD_GPIO";
|
|
|
|
regulator-always-on;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
2014-07-24 23:00:12 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
&sdhci1 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&uart1 {
|
|
|
|
status = "okay";
|
|
|
|
};
|