2013-01-29 05:21:46 +00:00
|
|
|
/*
|
2013-03-04 07:11:03 +00:00
|
|
|
* Device Tree Source for Renesas r8a7779
|
2013-01-29 05:21:46 +00:00
|
|
|
*
|
|
|
|
* Copyright (C) 2013 Renesas Solutions Corp.
|
|
|
|
* Copyright (C) 2013 Simon Horman
|
|
|
|
*
|
|
|
|
* This file is licensed under the terms of the GNU General Public License
|
|
|
|
* version 2. This program is licensed "as is" without any warranty of any
|
|
|
|
* kind, whether express or implied.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/include/ "skeleton.dtsi"
|
|
|
|
|
2014-05-15 11:31:57 +00:00
|
|
|
#include <dt-bindings/clock/r8a7779-clock.h>
|
2014-12-16 09:39:41 +00:00
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
2013-11-19 02:18:25 +00:00
|
|
|
#include <dt-bindings/interrupt-controller/irq.h>
|
|
|
|
|
2013-01-29 05:21:46 +00:00
|
|
|
/ {
|
|
|
|
compatible = "renesas,r8a7779";
|
2014-04-30 00:41:28 +00:00
|
|
|
interrupt-parent = <&gic>;
|
2013-01-29 05:21:46 +00:00
|
|
|
|
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
cpu@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
reg = <0>;
|
2014-05-16 04:42:58 +00:00
|
|
|
clock-frequency = <1000000000>;
|
2013-01-29 05:21:46 +00:00
|
|
|
};
|
|
|
|
cpu@1 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
reg = <1>;
|
2014-05-16 04:42:58 +00:00
|
|
|
clock-frequency = <1000000000>;
|
2013-01-29 05:21:46 +00:00
|
|
|
};
|
|
|
|
cpu@2 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
reg = <2>;
|
2014-05-16 04:42:58 +00:00
|
|
|
clock-frequency = <1000000000>;
|
2013-01-29 05:21:46 +00:00
|
|
|
};
|
|
|
|
cpu@3 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
reg = <3>;
|
2014-05-16 04:42:58 +00:00
|
|
|
clock-frequency = <1000000000>;
|
2013-01-29 05:21:46 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-11-26 07:47:11 +00:00
|
|
|
aliases {
|
|
|
|
spi0 = &hspi0;
|
|
|
|
spi1 = &hspi1;
|
|
|
|
spi2 = &hspi2;
|
|
|
|
};
|
|
|
|
|
2014-07-07 06:47:38 +00:00
|
|
|
gic: interrupt-controller@f0001000 {
|
|
|
|
compatible = "arm,cortex-a9-gic";
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
interrupt-controller;
|
|
|
|
reg = <0xf0001000 0x1000>,
|
|
|
|
<0xf0000100 0x100>;
|
|
|
|
};
|
2012-11-21 13:00:15 +00:00
|
|
|
|
2014-12-16 09:39:41 +00:00
|
|
|
timer@f0000600 {
|
|
|
|
compatible = "arm,cortex-a9-twd-timer";
|
|
|
|
reg = <0xf0000600 0x20>;
|
|
|
|
interrupts = <GIC_PPI 13
|
|
|
|
(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
|
|
|
|
clocks = <&cpg_clocks R8A7779_CLK_ZS>;
|
|
|
|
};
|
|
|
|
|
2013-05-10 13:51:14 +00:00
|
|
|
gpio0: gpio@ffc40000 {
|
|
|
|
compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
|
|
|
|
reg = <0xffc40000 0x2c>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
|
2013-05-10 13:51:14 +00:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 0 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio1: gpio@ffc41000 {
|
|
|
|
compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
|
|
|
|
reg = <0xffc41000 0x2c>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
|
2013-05-10 13:51:14 +00:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 32 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio2: gpio@ffc42000 {
|
|
|
|
compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
|
|
|
|
reg = <0xffc42000 0x2c>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
|
2013-05-10 13:51:14 +00:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 64 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio3: gpio@ffc43000 {
|
|
|
|
compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
|
|
|
|
reg = <0xffc43000 0x2c>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
|
2013-05-10 13:51:14 +00:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 96 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio4: gpio@ffc44000 {
|
|
|
|
compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
|
|
|
|
reg = <0xffc44000 0x2c>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
|
2013-05-10 13:51:14 +00:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 128 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio5: gpio@ffc45000 {
|
|
|
|
compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
|
|
|
|
reg = <0xffc45000 0x2c>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
|
2013-05-10 13:51:14 +00:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 160 32>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio6: gpio@ffc46000 {
|
|
|
|
compatible = "renesas,gpio-r8a7779", "renesas,gpio-rcar";
|
|
|
|
reg = <0xffc46000 0x2c>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
|
2013-05-10 13:51:14 +00:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
gpio-ranges = <&pfc 0 192 9>;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
2015-06-25 08:57:28 +00:00
|
|
|
irqpin0: interrupt-controller@fe78001c {
|
2013-11-27 23:15:18 +00:00
|
|
|
compatible = "renesas,intc-irqpin-r8a7779", "renesas,intc-irqpin";
|
2013-04-03 09:19:07 +00:00
|
|
|
#interrupt-cells = <2>;
|
2013-10-02 08:39:13 +00:00
|
|
|
status = "disabled";
|
2013-04-03 09:19:07 +00:00
|
|
|
interrupt-controller;
|
|
|
|
reg = <0xfe78001c 4>,
|
|
|
|
<0xfe780010 4>,
|
|
|
|
<0xfe780024 4>,
|
|
|
|
<0xfe780044 4>,
|
2015-06-25 08:57:28 +00:00
|
|
|
<0xfe780064 4>,
|
|
|
|
<0xfe780000 4>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH
|
|
|
|
GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
|
2013-04-03 09:19:07 +00:00
|
|
|
sense-bitfield-width = <2>;
|
|
|
|
};
|
|
|
|
|
2013-07-22 10:52:38 +00:00
|
|
|
i2c0: i2c@ffc70000 {
|
2012-11-21 13:00:15 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-10-04 06:44:44 +00:00
|
|
|
compatible = "renesas,i2c-r8a7779";
|
2012-11-21 13:00:15 +00:00
|
|
|
reg = <0xffc70000 0x1000>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-15 11:32:00 +00:00
|
|
|
clocks = <&mstp0_clks R8A7779_CLK_I2C0>;
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2013-09-26 11:06:01 +00:00
|
|
|
status = "disabled";
|
2012-11-21 13:00:15 +00:00
|
|
|
};
|
|
|
|
|
2013-07-22 10:52:38 +00:00
|
|
|
i2c1: i2c@ffc71000 {
|
2012-11-21 13:00:15 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-10-04 06:44:44 +00:00
|
|
|
compatible = "renesas,i2c-r8a7779";
|
2012-11-21 13:00:15 +00:00
|
|
|
reg = <0xffc71000 0x1000>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-15 11:32:00 +00:00
|
|
|
clocks = <&mstp0_clks R8A7779_CLK_I2C1>;
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2013-09-26 11:06:01 +00:00
|
|
|
status = "disabled";
|
2012-11-21 13:00:15 +00:00
|
|
|
};
|
|
|
|
|
2013-07-22 10:52:38 +00:00
|
|
|
i2c2: i2c@ffc72000 {
|
2012-11-21 13:00:15 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-10-04 06:44:44 +00:00
|
|
|
compatible = "renesas,i2c-r8a7779";
|
2012-11-21 13:00:15 +00:00
|
|
|
reg = <0xffc72000 0x1000>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-15 11:32:00 +00:00
|
|
|
clocks = <&mstp0_clks R8A7779_CLK_I2C2>;
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2013-09-26 11:06:01 +00:00
|
|
|
status = "disabled";
|
2012-11-21 13:00:15 +00:00
|
|
|
};
|
|
|
|
|
2013-07-22 10:52:38 +00:00
|
|
|
i2c3: i2c@ffc73000 {
|
2012-11-21 13:00:15 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-10-04 06:44:44 +00:00
|
|
|
compatible = "renesas,i2c-r8a7779";
|
2012-11-21 13:00:15 +00:00
|
|
|
reg = <0xffc73000 0x1000>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-15 11:32:00 +00:00
|
|
|
clocks = <&mstp0_clks R8A7779_CLK_I2C3>;
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2013-09-26 11:06:01 +00:00
|
|
|
status = "disabled";
|
2012-11-21 13:00:15 +00:00
|
|
|
};
|
2013-03-04 08:32:16 +00:00
|
|
|
|
2014-05-15 11:39:30 +00:00
|
|
|
scif0: serial@ffe40000 {
|
|
|
|
compatible = "renesas,scif-r8a7779", "renesas,scif";
|
|
|
|
reg = <0xffe40000 0x100>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-15 04:56:08 +00:00
|
|
|
clocks = <&mstp0_clks R8A7779_CLK_SCIF0>;
|
2014-05-15 11:39:30 +00:00
|
|
|
clock-names = "sci_ick";
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2014-05-15 11:39:30 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
scif1: serial@ffe41000 {
|
|
|
|
compatible = "renesas,scif-r8a7779", "renesas,scif";
|
|
|
|
reg = <0xffe41000 0x100>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-15 04:56:08 +00:00
|
|
|
clocks = <&mstp0_clks R8A7779_CLK_SCIF1>;
|
2014-05-15 11:39:30 +00:00
|
|
|
clock-names = "sci_ick";
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2014-05-15 11:39:30 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
scif2: serial@ffe42000 {
|
|
|
|
compatible = "renesas,scif-r8a7779", "renesas,scif";
|
|
|
|
reg = <0xffe42000 0x100>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-15 04:56:08 +00:00
|
|
|
clocks = <&mstp0_clks R8A7779_CLK_SCIF2>;
|
2014-05-15 11:39:30 +00:00
|
|
|
clock-names = "sci_ick";
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2014-05-15 11:39:30 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
scif3: serial@ffe43000 {
|
|
|
|
compatible = "renesas,scif-r8a7779", "renesas,scif";
|
|
|
|
reg = <0xffe43000 0x100>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-15 04:56:08 +00:00
|
|
|
clocks = <&mstp0_clks R8A7779_CLK_SCIF3>;
|
2014-05-15 11:39:30 +00:00
|
|
|
clock-names = "sci_ick";
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2014-05-15 11:39:30 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
scif4: serial@ffe44000 {
|
|
|
|
compatible = "renesas,scif-r8a7779", "renesas,scif";
|
|
|
|
reg = <0xffe44000 0x100>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-15 04:56:08 +00:00
|
|
|
clocks = <&mstp0_clks R8A7779_CLK_SCIF4>;
|
2014-05-15 11:39:30 +00:00
|
|
|
clock-names = "sci_ick";
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2014-05-15 11:39:30 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
scif5: serial@ffe45000 {
|
|
|
|
compatible = "renesas,scif-r8a7779", "renesas,scif";
|
|
|
|
reg = <0xffe45000 0x100>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-15 04:56:08 +00:00
|
|
|
clocks = <&mstp0_clks R8A7779_CLK_SCIF5>;
|
2014-05-15 11:39:30 +00:00
|
|
|
clock-names = "sci_ick";
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2014-05-15 11:39:30 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-05-09 13:05:57 +00:00
|
|
|
pfc: pfc@fffc0000 {
|
|
|
|
compatible = "renesas,pfc-r8a7779";
|
|
|
|
reg = <0xfffc0000 0x23c>;
|
|
|
|
};
|
|
|
|
|
2013-03-04 08:32:16 +00:00
|
|
|
thermal@ffc48000 {
|
2014-08-28 08:20:40 +00:00
|
|
|
compatible = "renesas,thermal-r8a7779", "renesas,rcar-thermal";
|
2013-03-04 08:32:16 +00:00
|
|
|
reg = <0xffc48000 0x38>;
|
|
|
|
};
|
2013-02-27 20:34:36 +00:00
|
|
|
|
2014-07-09 13:12:39 +00:00
|
|
|
tmu0: timer@ffd80000 {
|
2014-09-08 00:27:48 +00:00
|
|
|
compatible = "renesas,tmu-r8a7779", "renesas,tmu";
|
2014-07-09 13:12:39 +00:00
|
|
|
reg = <0xffd80000 0x30>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
|
2014-07-09 13:12:39 +00:00
|
|
|
clocks = <&mstp0_clks R8A7779_CLK_TMU0>;
|
|
|
|
clock-names = "fck";
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2014-07-09 13:12:39 +00:00
|
|
|
|
|
|
|
#renesas,channels = <3>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
tmu1: timer@ffd81000 {
|
2014-09-08 00:27:48 +00:00
|
|
|
compatible = "renesas,tmu-r8a7779", "renesas,tmu";
|
2014-07-09 13:12:39 +00:00
|
|
|
reg = <0xffd81000 0x30>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
|
2014-07-09 13:12:39 +00:00
|
|
|
clocks = <&mstp0_clks R8A7779_CLK_TMU1>;
|
|
|
|
clock-names = "fck";
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2014-07-09 13:12:39 +00:00
|
|
|
|
|
|
|
#renesas,channels = <3>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
tmu2: timer@ffd82000 {
|
2014-09-08 00:27:48 +00:00
|
|
|
compatible = "renesas,tmu-r8a7779", "renesas,tmu";
|
2014-07-09 13:12:39 +00:00
|
|
|
reg = <0xffd82000 0x30>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
|
2014-07-09 13:12:39 +00:00
|
|
|
clocks = <&mstp0_clks R8A7779_CLK_TMU2>;
|
|
|
|
clock-names = "fck";
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2014-07-09 13:12:39 +00:00
|
|
|
|
|
|
|
#renesas,channels = <3>;
|
|
|
|
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-02-27 20:34:36 +00:00
|
|
|
sata: sata@fc600000 {
|
2014-10-29 13:58:51 +00:00
|
|
|
compatible = "renesas,sata-r8a7779", "renesas,rcar-sata";
|
2013-02-27 20:34:36 +00:00
|
|
|
reg = <0xfc600000 0x2000>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-15 11:32:00 +00:00
|
|
|
clocks = <&mstp1_clks R8A7779_CLK_SATA>;
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2013-02-27 20:34:36 +00:00
|
|
|
};
|
2013-10-11 06:36:22 +00:00
|
|
|
|
2013-10-22 02:36:02 +00:00
|
|
|
sdhi0: sd@ffe4c000 {
|
2013-10-11 06:36:22 +00:00
|
|
|
compatible = "renesas,sdhi-r8a7779";
|
|
|
|
reg = <0xffe4c000 0x100>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-15 11:32:00 +00:00
|
|
|
clocks = <&mstp3_clks R8A7779_CLK_SDHI0>;
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2013-10-11 06:36:22 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-10-22 02:36:02 +00:00
|
|
|
sdhi1: sd@ffe4d000 {
|
2013-10-11 06:36:22 +00:00
|
|
|
compatible = "renesas,sdhi-r8a7779";
|
|
|
|
reg = <0xffe4d000 0x100>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-15 11:32:00 +00:00
|
|
|
clocks = <&mstp3_clks R8A7779_CLK_SDHI1>;
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2013-10-11 06:36:22 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-10-22 02:36:02 +00:00
|
|
|
sdhi2: sd@ffe4e000 {
|
2013-10-11 06:36:22 +00:00
|
|
|
compatible = "renesas,sdhi-r8a7779";
|
|
|
|
reg = <0xffe4e000 0x100>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-15 11:32:00 +00:00
|
|
|
clocks = <&mstp3_clks R8A7779_CLK_SDHI2>;
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2013-10-11 06:36:22 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-10-22 02:36:02 +00:00
|
|
|
sdhi3: sd@ffe4f000 {
|
2013-10-11 06:36:22 +00:00
|
|
|
compatible = "renesas,sdhi-r8a7779";
|
|
|
|
reg = <0xffe4f000 0x100>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-15 11:32:00 +00:00
|
|
|
clocks = <&mstp3_clks R8A7779_CLK_SDHI3>;
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2013-10-11 06:36:22 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2013-11-26 07:47:11 +00:00
|
|
|
|
|
|
|
hspi0: spi@fffc7000 {
|
2014-03-14 10:06:40 +00:00
|
|
|
compatible = "renesas,hspi-r8a7779", "renesas,hspi";
|
2013-11-26 07:47:11 +00:00
|
|
|
reg = <0xfffc7000 0x18>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
|
2014-03-14 10:06:40 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-15 11:32:00 +00:00
|
|
|
clocks = <&mstp0_clks R8A7779_CLK_HSPI>;
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2013-11-26 07:47:11 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
hspi1: spi@fffc8000 {
|
2014-03-14 10:06:40 +00:00
|
|
|
compatible = "renesas,hspi-r8a7779", "renesas,hspi";
|
2013-11-26 07:47:11 +00:00
|
|
|
reg = <0xfffc8000 0x18>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
|
2014-03-14 10:06:40 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-15 11:32:00 +00:00
|
|
|
clocks = <&mstp0_clks R8A7779_CLK_HSPI>;
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2013-11-26 07:47:11 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
hspi2: spi@fffc6000 {
|
2014-03-14 10:06:40 +00:00
|
|
|
compatible = "renesas,hspi-r8a7779", "renesas,hspi";
|
2013-11-26 07:47:11 +00:00
|
|
|
reg = <0xfffc6000 0x18>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
|
2014-03-14 10:06:40 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-15 11:32:00 +00:00
|
|
|
clocks = <&mstp0_clks R8A7779_CLK_HSPI>;
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2013-11-26 07:47:11 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2014-05-15 11:31:57 +00:00
|
|
|
|
2014-01-21 15:00:46 +00:00
|
|
|
du: display@fff80000 {
|
|
|
|
compatible = "renesas,du-r8a7779";
|
|
|
|
reg = <0 0xfff80000 0 0x40000>;
|
2016-01-21 04:52:46 +00:00
|
|
|
interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
|
2014-01-21 15:00:46 +00:00
|
|
|
clocks = <&mstp1_clks R8A7779_CLK_DU>;
|
2015-08-04 12:28:09 +00:00
|
|
|
power-domains = <&cpg_clocks>;
|
2014-01-21 15:00:46 +00:00
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
ports {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
port@0 {
|
|
|
|
reg = <0>;
|
|
|
|
du_out_rgb0: endpoint {
|
|
|
|
};
|
|
|
|
};
|
|
|
|
port@1 {
|
|
|
|
reg = <1>;
|
|
|
|
du_out_rgb1: endpoint {
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-05-15 11:31:57 +00:00
|
|
|
clocks {
|
2014-05-23 07:46:19 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2014-05-15 11:31:57 +00:00
|
|
|
ranges;
|
|
|
|
|
|
|
|
/* External root clock */
|
|
|
|
extal_clk: extal_clk {
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0>;
|
|
|
|
/* This value must be overriden by the board. */
|
|
|
|
clock-frequency = <0>;
|
|
|
|
clock-output-names = "extal";
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Special CPG clocks */
|
2014-05-23 07:46:20 +00:00
|
|
|
cpg_clocks: clocks@ffc80000 {
|
2014-05-15 11:31:57 +00:00
|
|
|
compatible = "renesas,r8a7779-cpg-clocks";
|
2014-05-23 07:46:19 +00:00
|
|
|
reg = <0xffc80000 0x30>;
|
2014-05-15 11:31:57 +00:00
|
|
|
clocks = <&extal_clk>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
clock-output-names = "plla", "z", "zs", "s",
|
|
|
|
"s1", "p", "b", "out";
|
2015-08-04 12:28:09 +00:00
|
|
|
#power-domain-cells = <0>;
|
2014-05-15 11:31:57 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/* Fixed factor clocks */
|
|
|
|
i_clk: i_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <2>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "i";
|
|
|
|
};
|
|
|
|
s3_clk: s3_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <8>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "s3";
|
|
|
|
};
|
|
|
|
s4_clk: s4_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <16>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "s4";
|
|
|
|
};
|
|
|
|
g_clk: g_clk {
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
|
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-div = <24>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-output-names = "g";
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Gate clocks */
|
2014-05-23 07:46:20 +00:00
|
|
|
mstp0_clks: clocks@ffc80030 {
|
2014-05-15 11:31:57 +00:00
|
|
|
compatible = "renesas,r8a7779-mstp-clocks",
|
2014-08-28 08:21:55 +00:00
|
|
|
"renesas,cpg-mstp-clocks";
|
2014-05-23 07:46:19 +00:00
|
|
|
reg = <0xffc80030 4>;
|
2014-05-15 11:31:57 +00:00
|
|
|
clocks = <&cpg_clocks R8A7779_CLK_S>,
|
2014-08-28 08:21:55 +00:00
|
|
|
<&cpg_clocks R8A7779_CLK_P>,
|
2014-05-15 11:31:57 +00:00
|
|
|
<&cpg_clocks R8A7779_CLK_P>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_P>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_S>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_S>,
|
2014-12-15 05:00:34 +00:00
|
|
|
<&cpg_clocks R8A7779_CLK_P>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_P>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_P>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_P>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_P>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_P>,
|
2014-05-15 11:31:57 +00:00
|
|
|
<&cpg_clocks R8A7779_CLK_P>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_P>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_P>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_P>;
|
|
|
|
#clock-cells = <1>;
|
2014-11-10 18:49:36 +00:00
|
|
|
clock-indices = <
|
2014-05-15 11:31:57 +00:00
|
|
|
R8A7779_CLK_HSPI R8A7779_CLK_TMU2
|
|
|
|
R8A7779_CLK_TMU1 R8A7779_CLK_TMU0
|
|
|
|
R8A7779_CLK_HSCIF1 R8A7779_CLK_HSCIF0
|
|
|
|
R8A7779_CLK_SCIF5 R8A7779_CLK_SCIF4
|
|
|
|
R8A7779_CLK_SCIF3 R8A7779_CLK_SCIF2
|
|
|
|
R8A7779_CLK_SCIF1 R8A7779_CLK_SCIF0
|
|
|
|
R8A7779_CLK_I2C3 R8A7779_CLK_I2C2
|
|
|
|
R8A7779_CLK_I2C1 R8A7779_CLK_I2C0
|
|
|
|
>;
|
|
|
|
clock-output-names =
|
|
|
|
"hspi", "tmu2", "tmu1", "tmu0", "hscif1",
|
|
|
|
"hscif0", "scif5", "scif4", "scif3", "scif2",
|
|
|
|
"scif1", "scif0", "i2c3", "i2c2", "i2c1",
|
|
|
|
"i2c0";
|
|
|
|
};
|
2014-05-23 07:46:20 +00:00
|
|
|
mstp1_clks: clocks@ffc80034 {
|
2014-05-15 11:31:57 +00:00
|
|
|
compatible = "renesas,r8a7779-mstp-clocks",
|
2014-08-28 08:21:55 +00:00
|
|
|
"renesas,cpg-mstp-clocks";
|
2014-05-23 07:46:19 +00:00
|
|
|
reg = <0xffc80034 4>, <0xffc80044 4>;
|
2014-05-15 11:31:57 +00:00
|
|
|
clocks = <&cpg_clocks R8A7779_CLK_P>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_P>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_S>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_S>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_S>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_S>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_P>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_P>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_P>,
|
|
|
|
<&cpg_clocks R8A7779_CLK_S>;
|
|
|
|
#clock-cells = <1>;
|
2014-11-10 18:49:36 +00:00
|
|
|
clock-indices = <
|
2014-05-15 11:31:57 +00:00
|
|
|
R8A7779_CLK_USB01 R8A7779_CLK_USB2
|
|
|
|
R8A7779_CLK_DU R8A7779_CLK_VIN2
|
|
|
|
R8A7779_CLK_VIN1 R8A7779_CLK_VIN0
|
|
|
|
R8A7779_CLK_ETHER R8A7779_CLK_SATA
|
|
|
|
R8A7779_CLK_PCIE R8A7779_CLK_VIN3
|
|
|
|
>;
|
|
|
|
clock-output-names =
|
|
|
|
"usb01", "usb2",
|
|
|
|
"du", "vin2",
|
|
|
|
"vin1", "vin0",
|
|
|
|
"ether", "sata",
|
|
|
|
"pcie", "vin3";
|
|
|
|
};
|
2014-05-23 07:46:20 +00:00
|
|
|
mstp3_clks: clocks@ffc8003c {
|
2014-05-15 11:31:57 +00:00
|
|
|
compatible = "renesas,r8a7779-mstp-clocks",
|
2014-08-28 08:21:55 +00:00
|
|
|
"renesas,cpg-mstp-clocks";
|
2014-05-23 07:46:19 +00:00
|
|
|
reg = <0xffc8003c 4>;
|
2014-05-15 11:31:57 +00:00
|
|
|
clocks = <&s4_clk>, <&s4_clk>, <&s4_clk>, <&s4_clk>,
|
|
|
|
<&s4_clk>, <&s4_clk>;
|
|
|
|
#clock-cells = <1>;
|
2014-11-10 18:49:36 +00:00
|
|
|
clock-indices = <
|
2014-05-15 11:31:57 +00:00
|
|
|
R8A7779_CLK_SDHI3 R8A7779_CLK_SDHI2
|
|
|
|
R8A7779_CLK_SDHI1 R8A7779_CLK_SDHI0
|
|
|
|
R8A7779_CLK_MMC1 R8A7779_CLK_MMC0
|
|
|
|
>;
|
|
|
|
clock-output-names =
|
|
|
|
"sdhi3", "sdhi2", "sdhi1", "sdhi0",
|
|
|
|
"mmc1", "mmc0";
|
|
|
|
};
|
|
|
|
};
|
2013-01-29 05:21:46 +00:00
|
|
|
};
|